Skip to content

Commit 415ac34

Browse files
committed
Add analogin, serial and spi support for NUCLEO_F103RB
1 parent 70dd0d8 commit 415ac34

File tree

8 files changed

+1067
-8
lines changed

8 files changed

+1067
-8
lines changed
Lines changed: 313 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,313 @@
1+
;******************** (C) COPYRIGHT 2011 STMicroelectronics ********************
2+
;* File Name : startup_stm32f10x_md.s
3+
;* Author : MCD Application Team
4+
;* Version : V3.5.0
5+
;* Date : 11-March-2011
6+
;* Description : STM32F10x Medium Density Devices vector table for MDK-ARM
7+
;* toolchain.
8+
;* This module performs:
9+
;* - Set the initial SP
10+
;* - Set the initial PC == Reset_Handler
11+
;* - Set the vector table entries with the exceptions ISR address
12+
;* - Configure the clock system
13+
;* - Branches to __main in the C library (which eventually
14+
;* calls main()).
15+
;* After Reset the CortexM3 processor is in Thread mode,
16+
;* priority is Privileged, and the Stack is set to Main.
17+
;* <<< Use Configuration Wizard in Context Menu >>>
18+
;*******************************************************************************
19+
; THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
20+
; WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
21+
; AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
22+
; INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
23+
; CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
24+
; INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
25+
;*******************************************************************************
26+
27+
; Amount of memory (in bytes) allocated for Stack
28+
; Tailor this value to your application needs
29+
; <h> Stack Configuration
30+
; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8>
31+
; </h>
32+
33+
Stack_Size EQU 0x00000400
34+
35+
AREA STACK, NOINIT, READWRITE, ALIGN=3
36+
EXPORT __initial_sp
37+
38+
Stack_Mem SPACE Stack_Size
39+
40+
__initial_sp EQU 0x20000000 ; Top of RAM
41+
42+
43+
; <h> Heap Configuration
44+
; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8>
45+
; </h>
46+
47+
Heap_Size EQU 0x00000000
48+
49+
AREA HEAP, NOINIT, READWRITE, ALIGN=3
50+
EXPORT __heap_base
51+
EXPORT __heap_limit
52+
53+
__heap_base
54+
Heap_Mem SPACE Heap_Size
55+
__heap_limit
56+
57+
PRESERVE8
58+
THUMB
59+
60+
61+
; Vector Table Mapped to Address 0 at Reset
62+
AREA RESET, DATA, READONLY
63+
EXPORT __Vectors
64+
EXPORT __Vectors_End
65+
EXPORT __Vectors_Size
66+
67+
__Vectors DCD __initial_sp ; Top of Stack
68+
DCD Reset_Handler ; Reset Handler
69+
DCD NMI_Handler ; NMI Handler
70+
DCD HardFault_Handler ; Hard Fault Handler
71+
DCD MemManage_Handler ; MPU Fault Handler
72+
DCD BusFault_Handler ; Bus Fault Handler
73+
DCD UsageFault_Handler ; Usage Fault Handler
74+
DCD 0 ; Reserved
75+
DCD 0 ; Reserved
76+
DCD 0 ; Reserved
77+
DCD 0 ; Reserved
78+
DCD SVC_Handler ; SVCall Handler
79+
DCD DebugMon_Handler ; Debug Monitor Handler
80+
DCD 0 ; Reserved
81+
DCD PendSV_Handler ; PendSV Handler
82+
DCD SysTick_Handler ; SysTick Handler
83+
84+
; External Interrupts
85+
DCD WWDG_IRQHandler ; Window Watchdog
86+
DCD PVD_IRQHandler ; PVD through EXTI Line detect
87+
DCD TAMPER_IRQHandler ; Tamper
88+
DCD RTC_IRQHandler ; RTC
89+
DCD FLASH_IRQHandler ; Flash
90+
DCD RCC_IRQHandler ; RCC
91+
DCD EXTI0_IRQHandler ; EXTI Line 0
92+
DCD EXTI1_IRQHandler ; EXTI Line 1
93+
DCD EXTI2_IRQHandler ; EXTI Line 2
94+
DCD EXTI3_IRQHandler ; EXTI Line 3
95+
DCD EXTI4_IRQHandler ; EXTI Line 4
96+
DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1
97+
DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2
98+
DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3
99+
DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4
100+
DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5
101+
DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6
102+
DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7
103+
DCD ADC1_2_IRQHandler ; ADC1_2
104+
DCD USB_HP_CAN1_TX_IRQHandler ; USB High Priority or CAN1 TX
105+
DCD USB_LP_CAN1_RX0_IRQHandler ; USB Low Priority or CAN1 RX0
106+
DCD CAN1_RX1_IRQHandler ; CAN1 RX1
107+
DCD CAN1_SCE_IRQHandler ; CAN1 SCE
108+
DCD EXTI9_5_IRQHandler ; EXTI Line 9..5
109+
DCD TIM1_BRK_IRQHandler ; TIM1 Break
110+
DCD TIM1_UP_IRQHandler ; TIM1 Update
111+
DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Commutation
112+
DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare
113+
DCD TIM2_IRQHandler ; TIM2
114+
DCD TIM3_IRQHandler ; TIM3
115+
DCD TIM4_IRQHandler ; TIM4
116+
DCD I2C1_EV_IRQHandler ; I2C1 Event
117+
DCD I2C1_ER_IRQHandler ; I2C1 Error
118+
DCD I2C2_EV_IRQHandler ; I2C2 Event
119+
DCD I2C2_ER_IRQHandler ; I2C2 Error
120+
DCD SPI1_IRQHandler ; SPI1
121+
DCD SPI2_IRQHandler ; SPI2
122+
DCD USART1_IRQHandler ; USART1
123+
DCD USART2_IRQHandler ; USART2
124+
DCD USART3_IRQHandler ; USART3
125+
DCD EXTI15_10_IRQHandler ; EXTI Line 15..10
126+
DCD RTCAlarm_IRQHandler ; RTC Alarm through EXTI Line
127+
DCD USBWakeUp_IRQHandler ; USB Wakeup from suspend
128+
__Vectors_End
129+
130+
__Vectors_Size EQU __Vectors_End - __Vectors
131+
132+
AREA |.text|, CODE, READONLY
133+
134+
; Reset handler
135+
Reset_Handler PROC
136+
EXPORT Reset_Handler [WEAK]
137+
IMPORT __main
138+
IMPORT SystemInit
139+
LDR R0, =SystemInit
140+
BLX R0
141+
LDR R0, =__main
142+
BX R0
143+
ENDP
144+
145+
; Dummy Exception Handlers (infinite loops which can be modified)
146+
147+
NMI_Handler PROC
148+
EXPORT NMI_Handler [WEAK]
149+
B .
150+
ENDP
151+
HardFault_Handler\
152+
PROC
153+
EXPORT HardFault_Handler [WEAK]
154+
B .
155+
ENDP
156+
MemManage_Handler\
157+
PROC
158+
EXPORT MemManage_Handler [WEAK]
159+
B .
160+
ENDP
161+
BusFault_Handler\
162+
PROC
163+
EXPORT BusFault_Handler [WEAK]
164+
B .
165+
ENDP
166+
UsageFault_Handler\
167+
PROC
168+
EXPORT UsageFault_Handler [WEAK]
169+
B .
170+
ENDP
171+
SVC_Handler PROC
172+
EXPORT SVC_Handler [WEAK]
173+
B .
174+
ENDP
175+
DebugMon_Handler\
176+
PROC
177+
EXPORT DebugMon_Handler [WEAK]
178+
B .
179+
ENDP
180+
PendSV_Handler PROC
181+
EXPORT PendSV_Handler [WEAK]
182+
B .
183+
ENDP
184+
SysTick_Handler PROC
185+
EXPORT SysTick_Handler [WEAK]
186+
B .
187+
ENDP
188+
189+
Default_Handler PROC
190+
191+
EXPORT WWDG_IRQHandler [WEAK]
192+
EXPORT PVD_IRQHandler [WEAK]
193+
EXPORT TAMPER_IRQHandler [WEAK]
194+
EXPORT RTC_IRQHandler [WEAK]
195+
EXPORT FLASH_IRQHandler [WEAK]
196+
EXPORT RCC_IRQHandler [WEAK]
197+
EXPORT EXTI0_IRQHandler [WEAK]
198+
EXPORT EXTI1_IRQHandler [WEAK]
199+
EXPORT EXTI2_IRQHandler [WEAK]
200+
EXPORT EXTI3_IRQHandler [WEAK]
201+
EXPORT EXTI4_IRQHandler [WEAK]
202+
EXPORT DMA1_Channel1_IRQHandler [WEAK]
203+
EXPORT DMA1_Channel2_IRQHandler [WEAK]
204+
EXPORT DMA1_Channel3_IRQHandler [WEAK]
205+
EXPORT DMA1_Channel4_IRQHandler [WEAK]
206+
EXPORT DMA1_Channel5_IRQHandler [WEAK]
207+
EXPORT DMA1_Channel6_IRQHandler [WEAK]
208+
EXPORT DMA1_Channel7_IRQHandler [WEAK]
209+
EXPORT ADC1_2_IRQHandler [WEAK]
210+
EXPORT USB_HP_CAN1_TX_IRQHandler [WEAK]
211+
EXPORT USB_LP_CAN1_RX0_IRQHandler [WEAK]
212+
EXPORT CAN1_RX1_IRQHandler [WEAK]
213+
EXPORT CAN1_SCE_IRQHandler [WEAK]
214+
EXPORT EXTI9_5_IRQHandler [WEAK]
215+
EXPORT TIM1_BRK_IRQHandler [WEAK]
216+
EXPORT TIM1_UP_IRQHandler [WEAK]
217+
EXPORT TIM1_TRG_COM_IRQHandler [WEAK]
218+
EXPORT TIM1_CC_IRQHandler [WEAK]
219+
EXPORT TIM2_IRQHandler [WEAK]
220+
EXPORT TIM3_IRQHandler [WEAK]
221+
EXPORT TIM4_IRQHandler [WEAK]
222+
EXPORT I2C1_EV_IRQHandler [WEAK]
223+
EXPORT I2C1_ER_IRQHandler [WEAK]
224+
EXPORT I2C2_EV_IRQHandler [WEAK]
225+
EXPORT I2C2_ER_IRQHandler [WEAK]
226+
EXPORT SPI1_IRQHandler [WEAK]
227+
EXPORT SPI2_IRQHandler [WEAK]
228+
EXPORT USART1_IRQHandler [WEAK]
229+
EXPORT USART2_IRQHandler [WEAK]
230+
EXPORT USART3_IRQHandler [WEAK]
231+
EXPORT EXTI15_10_IRQHandler [WEAK]
232+
EXPORT RTCAlarm_IRQHandler [WEAK]
233+
EXPORT USBWakeUp_IRQHandler [WEAK]
234+
235+
WWDG_IRQHandler
236+
PVD_IRQHandler
237+
TAMPER_IRQHandler
238+
RTC_IRQHandler
239+
FLASH_IRQHandler
240+
RCC_IRQHandler
241+
EXTI0_IRQHandler
242+
EXTI1_IRQHandler
243+
EXTI2_IRQHandler
244+
EXTI3_IRQHandler
245+
EXTI4_IRQHandler
246+
DMA1_Channel1_IRQHandler
247+
DMA1_Channel2_IRQHandler
248+
DMA1_Channel3_IRQHandler
249+
DMA1_Channel4_IRQHandler
250+
DMA1_Channel5_IRQHandler
251+
DMA1_Channel6_IRQHandler
252+
DMA1_Channel7_IRQHandler
253+
ADC1_2_IRQHandler
254+
USB_HP_CAN1_TX_IRQHandler
255+
USB_LP_CAN1_RX0_IRQHandler
256+
CAN1_RX1_IRQHandler
257+
CAN1_SCE_IRQHandler
258+
EXTI9_5_IRQHandler
259+
TIM1_BRK_IRQHandler
260+
TIM1_UP_IRQHandler
261+
TIM1_TRG_COM_IRQHandler
262+
TIM1_CC_IRQHandler
263+
TIM2_IRQHandler
264+
TIM3_IRQHandler
265+
TIM4_IRQHandler
266+
I2C1_EV_IRQHandler
267+
I2C1_ER_IRQHandler
268+
I2C2_EV_IRQHandler
269+
I2C2_ER_IRQHandler
270+
SPI1_IRQHandler
271+
SPI2_IRQHandler
272+
USART1_IRQHandler
273+
USART2_IRQHandler
274+
USART3_IRQHandler
275+
EXTI15_10_IRQHandler
276+
RTCAlarm_IRQHandler
277+
USBWakeUp_IRQHandler
278+
279+
B .
280+
281+
ENDP
282+
283+
ALIGN
284+
285+
;*******************************************************************************
286+
; User Stack and Heap initialization
287+
;*******************************************************************************
288+
;IF :DEF:__MICROLIB
289+
290+
;EXPORT __initial_sp
291+
;EXPORT __heap_base
292+
;EXPORT __heap_limit
293+
294+
;ELSE
295+
296+
;IMPORT __use_two_region_memory
297+
;EXPORT __user_initial_stackheap
298+
299+
;__user_initial_stackheap
300+
301+
;LDR R0, = Heap_Mem
302+
;LDR R1, =(Stack_Mem + Stack_Size)
303+
;LDR R2, = (Heap_Mem + Heap_Size)
304+
;LDR R3, = Stack_Mem
305+
;BX LR
306+
307+
;ALIGN
308+
309+
;ENDIF
310+
311+
END
312+
313+
;******************* (C) COPYRIGHT 2011 STMicroelectronics *****END OF FILE*****
Lines changed: 19 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,19 @@
1+
; *************************************************************
2+
; *** Scatter-Loading Description File generated by uVision ***
3+
; *************************************************************
4+
5+
LR_IROM1 0x08000000 0x20000 { ; load region size_region (128K)
6+
7+
ER_IROM1 0x08000000 0x20000 { ; load address = execution address
8+
*.o (RESET, +First)
9+
*(InRoot$$Sections)
10+
.ANY (+RO)
11+
}
12+
13+
; 59 vectors (16 core + 43 peripheral) * 4 bytes = 236 bytes to reserve (0xEC)
14+
RW_IRAM1 (0x20000000+0xEC) (0x5000-0xEC) { ; RW data
15+
.ANY (+RW +ZI)
16+
}
17+
18+
}
19+
Lines changed: 31 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,31 @@
1+
/* mbed Microcontroller Library - stackheap
2+
* Copyright (C) 2009-2011 ARM Limited. All rights reserved.
3+
*
4+
* Setup a fixed single stack/heap memory model,
5+
* between the top of the RW/ZI region and the stackpointer
6+
*/
7+
8+
#ifdef __cplusplus
9+
extern "C" {
10+
#endif
11+
12+
#include <rt_misc.h>
13+
#include <stdint.h>
14+
15+
extern char Image$$RW_IRAM1$$ZI$$Limit[];
16+
17+
extern __value_in_regs struct __initial_stackheap __user_setup_stackheap(uint32_t R0, uint32_t R1, uint32_t R2, uint32_t R3) {
18+
uint32_t zi_limit = (uint32_t)Image$$RW_IRAM1$$ZI$$Limit;
19+
uint32_t sp_limit = __current_sp();
20+
21+
zi_limit = (zi_limit + 7) & ~0x7; // ensure zi_limit is 8-byte aligned
22+
23+
struct __initial_stackheap r;
24+
r.heap_base = zi_limit;
25+
r.heap_limit = sp_limit;
26+
return r;
27+
}
28+
29+
#ifdef __cplusplus
30+
}
31+
#endif

libraries/mbed/targets/cmsis/TARGET_STM/TARGET_NUCLEO_F103RB/TOOLCHAIN_ARM_STD/stm32f10x.sct

Lines changed: 6 additions & 5 deletions
Original file line numberDiff line numberDiff line change
@@ -2,17 +2,18 @@
22
; *** Scatter-Loading Description File generated by uVision ***
33
; *************************************************************
44

5-
LR_IROM1 0x08000000 0x00010000 { ; load region size_region
6-
ER_IROM1 0x08000000 0x00010000 { ; load address = execution address
5+
LR_IROM1 0x08000000 0x20000 { ; load region size_region (128K)
6+
7+
ER_IROM1 0x08000000 0x20000 { ; load address = execution address
78
*.o (RESET, +First)
89
*(InRoot$$Sections)
910
.ANY (+RO)
1011
}
11-
;RW_IRAM1 0x20000000 0x00005000 { ; RW data
12+
1213
; 59 vectors (16 core + 43 peripheral) * 4 bytes = 236 bytes to reserve (0xEC)
13-
; 20KB - 0xEC = 0x5000 - 0xEC = 0x4F14 bytes after reserved area
14-
RW_IRAM1 0x200000EC 0x00004F14 { ; RW data
14+
RW_IRAM1 (0x20000000+0xEC) (0x5000-0xEC) { ; RW data
1515
.ANY (+RW +ZI)
1616
}
17+
1718
}
1819

0 commit comments

Comments
 (0)