@@ -415,8 +415,8 @@ Case cases[] = {
415
415
Case (" SPI - hardware ss handling" , one_peripheral<SPIPort, DefaultFormFactor, fpga_spi_test_common<SPITester::Mode0, 8 , TRANSFER_SPI_MASTER_WRITE_SYNC, FREQ_1_MHZ, BUFFERS_COMMON, true , false > >),
416
416
Case (" SPI - hardware ss handling(block)" , one_peripheral<SPIPort, DefaultFormFactor, fpga_spi_test_common<SPITester::Mode0, 8 , TRANSFER_SPI_MASTER_BLOCK_WRITE_SYNC, FREQ_1_MHZ, BUFFERS_COMMON, true , false > >),
417
417
#if DEVICE_SPI_ASYNCH
418
- Case (" SPI - async mode (sw ss)" , one_peripheral<SPINoCSPort, DefaultFormFactor, fpga_spi_test_common_no_ss<SPITester::Mode0, 8 , TRANSFER_SPI_MASTER_TRANSFER_ASYNC, FREQ_1_MHZ , BUFFERS_COMMON, false , false > >),
419
- Case (" SPI - async mode (hw ss)" , one_peripheral<SPIPort, DefaultFormFactor, fpga_spi_test_common<SPITester::Mode0, 8 , TRANSFER_SPI_MASTER_TRANSFER_ASYNC, FREQ_1_MHZ , BUFFERS_COMMON, true , false > >)
418
+ Case (" SPI - async mode (sw ss)" , one_peripheral<SPINoCSPort, DefaultFormFactor, fpga_spi_test_common_no_ss<SPITester::Mode0, 8 , TRANSFER_SPI_MASTER_TRANSFER_ASYNC, FREQ_500_KHZ , BUFFERS_COMMON, false , false > >),
419
+ Case (" SPI - async mode (hw ss)" , one_peripheral<SPIPort, DefaultFormFactor, fpga_spi_test_common<SPITester::Mode0, 8 , TRANSFER_SPI_MASTER_TRANSFER_ASYNC, FREQ_500_KHZ , BUFFERS_COMMON, true , false > >)
420
420
#endif
421
421
};
422
422
0 commit comments