Skip to content

Commit fdc071d

Browse files
committed
[HAL LPC11U6x] Fix mask bits for SPI clock rate
1 parent 9ad17b2 commit fdc071d

File tree

1 file changed

+2
-2
lines changed

1 file changed

+2
-2
lines changed

targets/TARGET_NXP/TARGET_LPC11U6X/spi_api.c

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -110,7 +110,7 @@ void spi_format(spi_t *obj, int bits, int mode, int slave) {
110110

111111
int FRF = 0; // FRF (frame format) = SPI
112112
uint32_t tmp = obj->spi->CR0;
113-
tmp &= ~(0xFFFF);
113+
tmp &= ~(0x00FF); // Clear DSS, FRF, CPOL and CPHA [7:0]
114114
tmp |= DSS << 0
115115
| FRF << 4
116116
| SPO << 6
@@ -146,7 +146,7 @@ void spi_frequency(spi_t *obj, int hz) {
146146
obj->spi->CPSR = prescaler;
147147

148148
// divider
149-
obj->spi->CR0 &= ~(0xFFFF << 8);
149+
obj->spi->CR0 &= ~(0xFF00); // Clear SCR: Serial clock rate [15:8]
150150
obj->spi->CR0 |= (divider - 1) << 8;
151151
ssp_enable(obj);
152152
return;

0 commit comments

Comments
 (0)