Skip to content

Commit 5dae69a

Browse files
committed
drm/i915: remove GRAPHICS_VER == 10
Replace all remaining handling of GRAPHICS_VER {==,>=} 10 with {==,>=} 11. With the removal of CNL, there is no platform with graphics version equals 10. Signed-off-by: Lucas De Marchi <[email protected]> Reviewed-by: Rodrigo Vivi <[email protected]> Link: https://patchwork.freedesktop.org/patch/msgid/[email protected]
1 parent 4c6b302 commit 5dae69a

File tree

5 files changed

+13
-19
lines changed

5 files changed

+13
-19
lines changed

drivers/gpu/drm/i915/gem/i915_gem_stolen.c

Lines changed: 0 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -447,7 +447,6 @@ static int i915_gem_init_stolen(struct intel_memory_region *mem)
447447
break;
448448
case 8:
449449
case 9:
450-
case 10:
451450
if (IS_LP(i915))
452451
chv_get_stolen_reserved(i915, uncore,
453452
&reserved_base, &reserved_size);

drivers/gpu/drm/i915/gvt/gtt.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1055,7 +1055,7 @@ static bool vgpu_ips_enabled(struct intel_vgpu *vgpu)
10551055
{
10561056
struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
10571057

1058-
if (GRAPHICS_VER(dev_priv) == 9 || GRAPHICS_VER(dev_priv) == 10) {
1058+
if (GRAPHICS_VER(dev_priv) == 9) {
10591059
u32 ips = vgpu_vreg_t(vgpu, GEN8_GAMW_ECO_DEV_RW_IA) &
10601060
GAMW_ECO_ENABLE_64K_IPS_FIELD;
10611061

drivers/gpu/drm/i915/i915_debugfs.c

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -538,20 +538,20 @@ static int i915_frequency_info(struct seq_file *m, void *unused)
538538
max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
539539
rp_state_cap >> 16) & 0xff;
540540
max_freq *= (IS_GEN9_BC(dev_priv) ||
541-
GRAPHICS_VER(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
541+
GRAPHICS_VER(dev_priv) >= 11 ? GEN9_FREQ_SCALER : 1);
542542
seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
543543
intel_gpu_freq(rps, max_freq));
544544

545545
max_freq = (rp_state_cap & 0xff00) >> 8;
546546
max_freq *= (IS_GEN9_BC(dev_priv) ||
547-
GRAPHICS_VER(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
547+
GRAPHICS_VER(dev_priv) >= 11 ? GEN9_FREQ_SCALER : 1);
548548
seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
549549
intel_gpu_freq(rps, max_freq));
550550

551551
max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
552552
rp_state_cap >> 0) & 0xff;
553553
max_freq *= (IS_GEN9_BC(dev_priv) ||
554-
GRAPHICS_VER(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
554+
GRAPHICS_VER(dev_priv) >= 11 ? GEN9_FREQ_SCALER : 1);
555555
seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
556556
intel_gpu_freq(rps, max_freq));
557557
seq_printf(m, "Max overclocked frequency: %dMHz\n",

drivers/gpu/drm/i915/i915_drv.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1597,7 +1597,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915,
15971597
IS_SKL_GT4(dev_priv))
15981598

15991599
#define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
1600-
#define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 10 || \
1600+
#define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 11 || \
16011601
IS_GEMINILAKE(dev_priv) || \
16021602
IS_KABYLAKE(dev_priv))
16031603

drivers/gpu/drm/i915/i915_perf.c

Lines changed: 8 additions & 13 deletions
Original file line numberDiff line numberDiff line change
@@ -1256,7 +1256,6 @@ static int oa_get_render_ctx_id(struct i915_perf_stream *stream)
12561256

12571257
case 8:
12581258
case 9:
1259-
case 10:
12601259
if (intel_engine_uses_guc(ce->engine)) {
12611260
/*
12621261
* When using GuC, the context descriptor we write in
@@ -2580,7 +2579,7 @@ static void gen8_disable_metric_set(struct i915_perf_stream *stream)
25802579
intel_uncore_rmw(uncore, GDT_CHICKEN_BITS, GT_NOA_ENABLE, 0);
25812580
}
25822581

2583-
static void gen10_disable_metric_set(struct i915_perf_stream *stream)
2582+
static void gen11_disable_metric_set(struct i915_perf_stream *stream)
25842583
{
25852584
struct intel_uncore *uncore = stream->uncore;
25862585

@@ -3887,7 +3886,7 @@ static bool gen8_is_valid_mux_addr(struct i915_perf *perf, u32 addr)
38873886
REG_IN_RANGE(addr, RPM_CONFIG0, NOA_CONFIG(8));
38883887
}
38893888

3890-
static bool gen10_is_valid_mux_addr(struct i915_perf *perf, u32 addr)
3889+
static bool gen11_is_valid_mux_addr(struct i915_perf *perf, u32 addr)
38913890
{
38923891
return gen8_is_valid_mux_addr(perf, addr) ||
38933892
REG_EQUAL(addr, GEN10_NOA_WRITE_HIGH) ||
@@ -4395,27 +4394,23 @@ void i915_perf_init(struct drm_i915_private *i915)
43954394

43964395
perf->gen8_valid_ctx_bit = BIT(16);
43974396
}
4398-
} else if (IS_GRAPHICS_VER(i915, 10, 11)) {
4397+
} else if (GRAPHICS_VER(i915) == 11) {
43994398
perf->ops.is_valid_b_counter_reg =
44004399
gen7_is_valid_b_counter_addr;
44014400
perf->ops.is_valid_mux_reg =
4402-
gen10_is_valid_mux_addr;
4401+
gen11_is_valid_mux_addr;
44034402
perf->ops.is_valid_flex_reg =
44044403
gen8_is_valid_flex_addr;
44054404

44064405
perf->ops.oa_enable = gen8_oa_enable;
44074406
perf->ops.oa_disable = gen8_oa_disable;
44084407
perf->ops.enable_metric_set = gen8_enable_metric_set;
4409-
perf->ops.disable_metric_set = gen10_disable_metric_set;
4408+
perf->ops.disable_metric_set = gen11_disable_metric_set;
44104409
perf->ops.oa_hw_tail_read = gen8_oa_hw_tail_read;
44114410

4412-
if (GRAPHICS_VER(i915) == 10) {
4413-
perf->ctx_oactxctrl_offset = 0x128;
4414-
perf->ctx_flexeu0_offset = 0x3de;
4415-
} else {
4416-
perf->ctx_oactxctrl_offset = 0x124;
4417-
perf->ctx_flexeu0_offset = 0x78e;
4418-
}
4411+
perf->ctx_oactxctrl_offset = 0x124;
4412+
perf->ctx_flexeu0_offset = 0x78e;
4413+
44194414
perf->gen8_valid_ctx_bit = BIT(16);
44204415
} else if (GRAPHICS_VER(i915) == 12) {
44214416
perf->ops.is_valid_b_counter_reg =

0 commit comments

Comments
 (0)