@@ -1402,9 +1402,10 @@ static const struct soc15_reg_golden golden_settings_gc_10_1_2[] =
1402
1402
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmDB_DEBUG , 0xffffffff , 0x20000000 ),
1403
1403
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmDB_DEBUG2 , 0xffffffff , 0x00000420 ),
1404
1404
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmDB_DEBUG3 , 0xffffffff , 0x00000200 ),
1405
- SOC15_REG_GOLDEN_VALUE (GC , 0 , mmDB_DEBUG4 , 0xffffffff , 0x04800000 ),
1405
+ SOC15_REG_GOLDEN_VALUE (GC , 0 , mmDB_DEBUG4 , 0xffffffff , 0x04900000 ),
1406
1406
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmDB_DFSM_TILES_IN_FLIGHT , 0x0000ffff , 0x0000003f ),
1407
1407
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmDB_LAST_OF_BURST_CONFIG , 0xffffffff , 0x03860204 ),
1408
+ SOC15_REG_GOLDEN_VALUE (GC , 0 , mmGB_ADDR_CONFIG , 0x0c1800ff , 0x00000044 ),
1408
1409
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmGCR_GENERAL_CNTL , 0x1ff0ffff , 0x00000500 ),
1409
1410
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmGE_PRIV_CONTROL , 0x00007fff , 0x000001fe ),
1410
1411
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmGL1_PIPE_STEER , 0xffffffff , 0xe4e4e4e4 ),
@@ -1422,12 +1423,13 @@ static const struct soc15_reg_golden golden_settings_gc_10_1_2[] =
1422
1423
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmPA_SC_ENHANCE_2 , 0x00000820 , 0x00000820 ),
1423
1424
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmPA_SC_LINE_STIPPLE_STATE , 0x0000ff0f , 0x00000000 ),
1424
1425
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmRMI_SPARE , 0xffffffff , 0xffff3101 ),
1426
+ SOC15_REG_GOLDEN_VALUE (GC , 0 , mmSPI_CONFIG_CNTL_1 , 0x001f0000 , 0x00070104 ),
1425
1427
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmSQ_ALU_CLK_CTRL , 0xffffffff , 0xffffffff ),
1426
1428
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmSQ_ARB_CONFIG , 0x00000133 , 0x00000130 ),
1427
1429
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmSQ_LDS_CLK_CTRL , 0xffffffff , 0xffffffff ),
1428
1430
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmTA_CNTL_AUX , 0xfff7ffff , 0x01030000 ),
1429
1431
SOC15_REG_GOLDEN_VALUE (GC , 0 , mmTCP_CNTL , 0xffdf80ff , 0x479c0010 ),
1430
- SOC15_REG_GOLDEN_VALUE (GC , 0 , mmUTCL1_CTRL , 0xffffffff , 0x00800000 )
1432
+ SOC15_REG_GOLDEN_VALUE (GC , 0 , mmUTCL1_CTRL , 0xffffffff , 0x00c00000 )
1431
1433
};
1432
1434
1433
1435
static bool gfx_v10_is_rlcg_rw (struct amdgpu_device * adev , u32 offset , uint32_t * flag , bool write )
0 commit comments