Skip to content

Commit b565d41

Browse files
Chun-Jie Chenbebarino
authored andcommitted
clk: mediatek: Add MT8192 mdpsys clock support
Add MT8192 mdpsys clock provider Signed-off-by: Weiyi Lu <[email protected]> Signed-off-by: Chun-Jie Chen <[email protected]> Link: https://lore.kernel.org/r/[email protected] Reviewed-by: Ikjoon Jang <[email protected]> Signed-off-by: Stephen Boyd <[email protected]>
1 parent 7f621d2 commit b565d41

File tree

3 files changed

+89
-0
lines changed

3 files changed

+89
-0
lines changed

drivers/clk/mediatek/Kconfig

Lines changed: 6 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -538,6 +538,12 @@ config COMMON_CLK_MT8192_IPESYS
538538
help
539539
This driver supports MediaTek MT8192 ipesys clocks.
540540

541+
config COMMON_CLK_MT8192_MDPSYS
542+
bool "Clock driver for MediaTek MT8192 mdpsys"
543+
depends on COMMON_CLK_MT8192
544+
help
545+
This driver supports MediaTek MT8192 mdpsys clocks.
546+
541547
config COMMON_CLK_MT8516
542548
bool "Clock driver for MediaTek MT8516"
543549
depends on ARCH_MEDIATEK || COMPILE_TEST

drivers/clk/mediatek/Makefile

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -73,5 +73,6 @@ obj-$(CONFIG_COMMON_CLK_MT8192_CAMSYS) += clk-mt8192-cam.o
7373
obj-$(CONFIG_COMMON_CLK_MT8192_IMGSYS) += clk-mt8192-img.o
7474
obj-$(CONFIG_COMMON_CLK_MT8192_IMP_IIC_WRAP) += clk-mt8192-imp_iic_wrap.o
7575
obj-$(CONFIG_COMMON_CLK_MT8192_IPESYS) += clk-mt8192-ipe.o
76+
obj-$(CONFIG_COMMON_CLK_MT8192_MDPSYS) += clk-mt8192-mdp.o
7677
obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o
7778
obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o

drivers/clk/mediatek/clk-mt8192-mdp.c

Lines changed: 82 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,82 @@
1+
// SPDX-License-Identifier: GPL-2.0-only
2+
//
3+
// Copyright (c) 2021 MediaTek Inc.
4+
// Author: Chun-Jie Chen <[email protected]>
5+
6+
#include <linux/clk-provider.h>
7+
#include <linux/of_device.h>
8+
#include <linux/platform_device.h>
9+
10+
#include "clk-mtk.h"
11+
#include "clk-gate.h"
12+
13+
#include <dt-bindings/clock/mt8192-clk.h>
14+
15+
static const struct mtk_gate_regs mdp0_cg_regs = {
16+
.set_ofs = 0x104,
17+
.clr_ofs = 0x108,
18+
.sta_ofs = 0x100,
19+
};
20+
21+
static const struct mtk_gate_regs mdp1_cg_regs = {
22+
.set_ofs = 0x124,
23+
.clr_ofs = 0x128,
24+
.sta_ofs = 0x120,
25+
};
26+
27+
#define GATE_MDP0(_id, _name, _parent, _shift) \
28+
GATE_MTK(_id, _name, _parent, &mdp0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
29+
30+
#define GATE_MDP1(_id, _name, _parent, _shift) \
31+
GATE_MTK(_id, _name, _parent, &mdp1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
32+
33+
static const struct mtk_gate mdp_clks[] = {
34+
/* MDP0 */
35+
GATE_MDP0(CLK_MDP_RDMA0, "mdp_mdp_rdma0", "mdp_sel", 0),
36+
GATE_MDP0(CLK_MDP_TDSHP0, "mdp_mdp_tdshp0", "mdp_sel", 1),
37+
GATE_MDP0(CLK_MDP_IMG_DL_ASYNC0, "mdp_img_dl_async0", "mdp_sel", 2),
38+
GATE_MDP0(CLK_MDP_IMG_DL_ASYNC1, "mdp_img_dl_async1", "mdp_sel", 3),
39+
GATE_MDP0(CLK_MDP_RDMA1, "mdp_mdp_rdma1", "mdp_sel", 4),
40+
GATE_MDP0(CLK_MDP_TDSHP1, "mdp_mdp_tdshp1", "mdp_sel", 5),
41+
GATE_MDP0(CLK_MDP_SMI0, "mdp_smi0", "mdp_sel", 6),
42+
GATE_MDP0(CLK_MDP_APB_BUS, "mdp_apb_bus", "mdp_sel", 7),
43+
GATE_MDP0(CLK_MDP_WROT0, "mdp_mdp_wrot0", "mdp_sel", 8),
44+
GATE_MDP0(CLK_MDP_RSZ0, "mdp_mdp_rsz0", "mdp_sel", 9),
45+
GATE_MDP0(CLK_MDP_HDR0, "mdp_mdp_hdr0", "mdp_sel", 10),
46+
GATE_MDP0(CLK_MDP_MUTEX0, "mdp_mdp_mutex0", "mdp_sel", 11),
47+
GATE_MDP0(CLK_MDP_WROT1, "mdp_mdp_wrot1", "mdp_sel", 12),
48+
GATE_MDP0(CLK_MDP_RSZ1, "mdp_mdp_rsz1", "mdp_sel", 13),
49+
GATE_MDP0(CLK_MDP_HDR1, "mdp_mdp_hdr1", "mdp_sel", 14),
50+
GATE_MDP0(CLK_MDP_FAKE_ENG0, "mdp_mdp_fake_eng0", "mdp_sel", 15),
51+
GATE_MDP0(CLK_MDP_AAL0, "mdp_mdp_aal0", "mdp_sel", 16),
52+
GATE_MDP0(CLK_MDP_AAL1, "mdp_mdp_aal1", "mdp_sel", 17),
53+
GATE_MDP0(CLK_MDP_COLOR0, "mdp_mdp_color0", "mdp_sel", 18),
54+
GATE_MDP0(CLK_MDP_COLOR1, "mdp_mdp_color1", "mdp_sel", 19),
55+
/* MDP1 */
56+
GATE_MDP1(CLK_MDP_IMG_DL_RELAY0_ASYNC0, "mdp_img_dl_relay0_async0", "mdp_sel", 0),
57+
GATE_MDP1(CLK_MDP_IMG_DL_RELAY1_ASYNC1, "mdp_img_dl_relay1_async1", "mdp_sel", 8),
58+
};
59+
60+
static const struct mtk_clk_desc mdp_desc = {
61+
.clks = mdp_clks,
62+
.num_clks = ARRAY_SIZE(mdp_clks),
63+
};
64+
65+
static const struct of_device_id of_match_clk_mt8192_mdp[] = {
66+
{
67+
.compatible = "mediatek,mt8192-mdpsys",
68+
.data = &mdp_desc,
69+
}, {
70+
/* sentinel */
71+
}
72+
};
73+
74+
static struct platform_driver clk_mt8192_mdp_drv = {
75+
.probe = mtk_clk_simple_probe,
76+
.driver = {
77+
.name = "clk-mt8192-mdp",
78+
.of_match_table = of_match_clk_mt8192_mdp,
79+
},
80+
};
81+
82+
builtin_platform_driver(clk_mt8192_mdp_drv);

0 commit comments

Comments
 (0)