Skip to content

Commit 8630354

Browse files
MrVanShawn Guo
authored andcommitted
arm64: dts: imx8mp-icore-mx8mp-edim2.2: correct pad settings
BIT3 and BIT0 are reserved bits, should not touch. Fixes: aec8ad3 ("arm64: dts: imx8mp: Add Engicam i.Core MX8M Plus EDIMM2.2 Starter Kit") Signed-off-by: Peng Fan <[email protected]> Reviewed-by: Rasmus Villemoes <[email protected]> Signed-off-by: Shawn Guo <[email protected]>
1 parent 242d8ee commit 8630354

File tree

1 file changed

+20
-20
lines changed

1 file changed

+20
-20
lines changed

arch/arm64/boot/dts/freescale/imx8mp-icore-mx8mp-edimm2.2.dts

Lines changed: 20 additions & 20 deletions
Original file line numberDiff line numberDiff line change
@@ -110,28 +110,28 @@
110110
&iomuxc {
111111
pinctrl_eqos: eqosgrp {
112112
fsl,pins = <
113-
MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x3
114-
MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x3
115-
MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x91
116-
MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x91
117-
MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x91
118-
MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x91
119-
MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x91
120-
MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x91
121-
MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x1f
122-
MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x1f
123-
MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x1f
124-
MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x1f
125-
MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x1f
126-
MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x1f
127-
MX8MP_IOMUXC_NAND_DATA01__GPIO3_IO07 0x19
113+
MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x2
114+
MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x2
115+
MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x90
116+
MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x90
117+
MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x90
118+
MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x90
119+
MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x90
120+
MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x90
121+
MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x16
122+
MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x16
123+
MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x16
124+
MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x16
125+
MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x16
126+
MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x16
127+
MX8MP_IOMUXC_NAND_DATA01__GPIO3_IO07 0x10
128128
>;
129129
};
130130

131131
pinctrl_uart2: uart2grp {
132132
fsl,pins = <
133-
MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX 0x49
134-
MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX 0x49
133+
MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX 0x40
134+
MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX 0x40
135135
>;
136136
};
137137

@@ -151,7 +151,7 @@
151151
MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d0
152152
MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d0
153153
MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d0
154-
MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc1
154+
MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
155155
>;
156156
};
157157

@@ -163,13 +163,13 @@
163163

164164
pinctrl_reg_usb1: regusb1grp {
165165
fsl,pins = <
166-
MX8MP_IOMUXC_GPIO1_IO14__GPIO1_IO14 0x19
166+
MX8MP_IOMUXC_GPIO1_IO14__GPIO1_IO14 0x10
167167
>;
168168
};
169169

170170
pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp {
171171
fsl,pins = <
172-
MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x41
172+
MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x40
173173
>;
174174
};
175175
};

0 commit comments

Comments
 (0)