|
116 | 116 | &iomuxc {
|
117 | 117 | pinctrl_eqos: eqosgrp {
|
118 | 118 | fsl,pins = <
|
119 |
| - MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x3 |
120 |
| - MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x3 |
121 |
| - MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x91 |
122 |
| - MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x91 |
123 |
| - MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x91 |
124 |
| - MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x91 |
125 |
| - MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x91 |
126 |
| - MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x91 |
127 |
| - MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x1f |
128 |
| - MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x1f |
129 |
| - MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x1f |
130 |
| - MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x1f |
131 |
| - MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x1f |
132 |
| - MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x1f |
| 119 | + MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x2 |
| 120 | + MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x2 |
| 121 | + MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x90 |
| 122 | + MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x90 |
| 123 | + MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x90 |
| 124 | + MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x90 |
| 125 | + MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x90 |
| 126 | + MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x90 |
| 127 | + MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x16 |
| 128 | + MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x16 |
| 129 | + MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x16 |
| 130 | + MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x16 |
| 131 | + MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x16 |
| 132 | + MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x16 |
133 | 133 | MX8MP_IOMUXC_SAI1_MCLK__GPIO4_IO20 0x10
|
134 | 134 | >;
|
135 | 135 | };
|
|
0 commit comments