Skip to content

Commit 4be546e

Browse files
committed
stream_scratchpad_when
1 parent 1acd6c2 commit 4be546e

File tree

4 files changed

+200
-6
lines changed

4 files changed

+200
-6
lines changed
Lines changed: 29 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,29 @@
1+
TARGET=$(shell ls *.py | grep -v test | grep -v parsetab.py)
2+
ARGS=
3+
4+
PYTHON=python3
5+
#PYTHON=python
6+
#OPT=-m pdb
7+
#OPT=-m cProfile -s time
8+
#OPT=-m cProfile -o profile.rslt
9+
10+
.PHONY: all
11+
all: test
12+
13+
.PHONY: run
14+
run:
15+
$(PYTHON) $(OPT) $(TARGET) $(ARGS)
16+
17+
.PHONY: test
18+
test:
19+
$(PYTHON) -m pytest -vv
20+
21+
.PHONY: check
22+
check:
23+
$(PYTHON) $(OPT) $(TARGET) $(ARGS) > tmp.v
24+
iverilog -tnull -Wall tmp.v
25+
rm -f tmp.v
26+
27+
.PHONY: clean
28+
clean:
29+
rm -rf *.pyc __pycache__ parsetab.py .cache *.out *.png *.dot tmp.v uut.vcd
Lines changed: 18 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,18 @@
1+
from __future__ import absolute_import
2+
from __future__ import print_function
3+
4+
import os
5+
import veriloggen
6+
import thread_stream_scratchpad_when
7+
8+
9+
def test(request):
10+
veriloggen.reset()
11+
12+
simtype = request.config.getoption('--sim')
13+
14+
rslt = thread_stream_scratchpad_when.run(filename=None, simtype=simtype,
15+
outputfile=os.path.splitext(os.path.basename(__file__))[0] + '.out')
16+
17+
verify_rslt = rslt.splitlines()[-1]
18+
assert(verify_rslt == '# verify: PASSED')
Lines changed: 147 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,147 @@
1+
from __future__ import absolute_import
2+
from __future__ import print_function
3+
import sys
4+
import os
5+
6+
# the next line can be removed after installation
7+
sys.path.insert(0, os.path.dirname(os.path.dirname(os.path.dirname(
8+
os.path.dirname(os.path.dirname(os.path.abspath(__file__)))))))
9+
10+
from veriloggen import *
11+
import veriloggen.thread as vthread
12+
import veriloggen.types.axi as axi
13+
14+
15+
def mkLed():
16+
m = Module('blinkled')
17+
clk = m.Input('CLK')
18+
rst = m.Input('RST')
19+
20+
datawidth = 32
21+
addrwidth = 10
22+
myaxi = vthread.AXIM(m, 'myaxi', clk, rst, datawidth)
23+
ram_a = vthread.RAM(m, 'ram_a', clk, rst, datawidth, addrwidth)
24+
ram_b = vthread.RAM(m, 'ram_b', clk, rst, datawidth, addrwidth)
25+
26+
strm = vthread.Stream(m, 'mystream', clk, rst)
27+
img_width = strm.constant('img_width')
28+
29+
counter = strm.Counter()
30+
31+
a = strm.source('a')
32+
a_addr = strm.Counter() - 1
33+
34+
sp = strm.Scratchpad(a, a_addr, when=counter <= img_width, length=128)
35+
36+
a_old_addr = strm.Counter() - img_width - 1
37+
a_old = sp.read(a_old_addr)
38+
39+
b = a + a_old
40+
41+
strm.sink(b, 'b', when=counter > img_width)
42+
43+
def comp_stream(size, offset):
44+
strm.set_source('a', ram_a, offset, size * 2)
45+
strm.set_sink('b', ram_b, offset, size)
46+
strm.set_constant('img_width', size)
47+
strm.run()
48+
strm.join()
49+
50+
def comp_sequential(size, offset):
51+
for i in range(size):
52+
a_buf = ram_a.read(i + offset)
53+
a = ram_a.read(i + offset + size)
54+
b = a_buf + a
55+
ram_b.write(i + offset, b)
56+
57+
def check(size, offset_stream, offset_seq):
58+
all_ok = True
59+
for i in range(size):
60+
st = ram_b.read(i + offset_stream)
61+
sq = ram_b.read(i + offset_seq)
62+
if vthread.verilog.NotEql(st, sq):
63+
all_ok = False
64+
if all_ok:
65+
print('# verify: PASSED')
66+
else:
67+
print('# verify: FAILED')
68+
69+
def comp(size):
70+
# stream
71+
offset = 0
72+
myaxi.dma_read(ram_a, offset, 0, size * 2)
73+
comp_stream(size, offset)
74+
myaxi.dma_write(ram_b, offset, 1024, size)
75+
76+
# sequential
77+
offset = size * 4
78+
myaxi.dma_read(ram_a, offset, 0, size * 2)
79+
comp_sequential(size, offset)
80+
myaxi.dma_write(ram_b, offset, 1024 * 2, size)
81+
82+
# verification
83+
check(size, 0, offset)
84+
85+
vthread.finish()
86+
87+
th = vthread.Thread(m, 'th_comp', clk, rst, comp)
88+
fsm = th.start(32)
89+
90+
return m
91+
92+
93+
def mkTest(memimg_name=None):
94+
m = Module('test')
95+
96+
# target instance
97+
led = mkLed()
98+
99+
# copy paras and ports
100+
params = m.copy_params(led)
101+
ports = m.copy_sim_ports(led)
102+
103+
clk = ports['CLK']
104+
rst = ports['RST']
105+
106+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memimg_name=memimg_name)
107+
memory.connect(ports, 'myaxi')
108+
109+
uut = m.Instance(led, 'uut',
110+
params=m.connect_params(led),
111+
ports=m.connect_ports(led))
112+
113+
#simulation.setup_waveform(m, uut)
114+
simulation.setup_clock(m, clk, hperiod=5)
115+
init = simulation.setup_reset(m, rst, m.make_reset(), period=100)
116+
117+
init.add(
118+
Delay(1000000),
119+
Systask('finish'),
120+
)
121+
122+
return m
123+
124+
125+
def run(filename='tmp.v', simtype='iverilog', outputfile=None):
126+
127+
if outputfile is None:
128+
outputfile = os.path.splitext(os.path.basename(__file__))[0] + '.out'
129+
130+
memimg_name = 'memimg_' + outputfile
131+
132+
test = mkTest(memimg_name=memimg_name)
133+
134+
if filename is not None:
135+
test.to_verilog(filename)
136+
137+
sim = simulation.Simulator(test, sim=simtype)
138+
rslt = sim.run(outputfile=outputfile)
139+
lines = rslt.splitlines()
140+
if simtype == 'verilator' and lines[-1].startswith('-'):
141+
rslt = '\n'.join(lines[:-1])
142+
return rslt
143+
144+
145+
if __name__ == '__main__':
146+
rslt = run(filename='tmp.v')
147+
print(rslt)

veriloggen/stream/stypes.py

Lines changed: 6 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -2722,7 +2722,8 @@ def _implement(self, m, seq, svalid=None, senable=None):
27222722
reset_cond = _and_vars(svalid, senable, enabledata, resetdata)
27232723
seq(waddr(reset_waddr), cond=reset_cond)
27242724

2725-
wenable = vtypes.Not(reset_cond) if reset_cond is not None else 1
2725+
resetdata_x = vtypes.Not(resetdata) if resetdata is not None else 1
2726+
wenable = _and_vars(svalid, senable, enabledata, resetdata_x)
27262727
self.ram.connect(0, waddr, wdata, wenable)
27272728

27282729
self.sig_data = wdata
@@ -2791,9 +2792,9 @@ class Scratchpad(_BinaryOperator):
27912792
latency = 1
27922793

27932794
def __init__(self, var, addr, length,
2794-
enable=None, reset=None):
2795+
when=None, reset=None):
27952796

2796-
self.enable = _to_constant(enable)
2797+
self.enable = _to_constant(when)
27972798
if self.enable is not None:
27982799
self.enable._add_sink(self)
27992800

@@ -2841,9 +2842,8 @@ def _implement(self, m, seq, svalid=None, senable=None):
28412842
waddr = m.Wire(self.name('waddr'), addrwidth)
28422843
waddr.assign(self.right.sig_data)
28432844

2844-
reset_cond = _and_vars(svalid, senable, enabledata, resetdata)
2845-
2846-
wenable = vtypes.Not(reset_cond) if reset_cond is not None else 1
2845+
resetdata_x = vtypes.Not(resetdata) if resetdata is not None else 1
2846+
wenable = _and_vars(svalid, senable, enabledata, resetdata_x)
28472847
self.ram.connect(0, waddr, wdata, wenable)
28482848

28492849
self.sig_data = wdata

0 commit comments

Comments
 (0)