Skip to content

Commit 537a9f0

Browse files
authored
Add files via upload
Add Proxmark3 Ultimate FPGA xc2s50-5-tq144.ucf files Signed-off-by: libin-ka <[email protected]>
1 parent 80970db commit 537a9f0

File tree

1 file changed

+45
-0
lines changed

1 file changed

+45
-0
lines changed

fpga/xc2s50-5-tq144.ucf

Lines changed: 45 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,45 @@
1+
# See the schematic for the pin assignment.
2+
3+
NET "adc_d<0>" LOC = "P54" ;
4+
NET "adc_d<1>" LOC = "P57" ;
5+
NET "adc_d<2>" LOC = "P59" ;
6+
NET "adc_d<3>" LOC = "P60" ;
7+
NET "adc_d<4>" LOC = "P62" ;
8+
NET "adc_d<5>" LOC = "P63" ;
9+
NET "adc_d<6>" LOC = "P65" ;
10+
NET "adc_d<7>" LOC = "P67" ;
11+
#NET "cross_hi" LOC = "P88" ;
12+
#NET "miso" LOC = "P40" ;
13+
NET "adc_clk" LOC = "P75" ;
14+
NET "adc_noe" LOC = "P74" ;
15+
NET "ck_1356meg" LOC = "P15" ;
16+
NET "ck_1356megb" LOC = "P12" ;
17+
NET "cross_lo" LOC = "P19" ;
18+
NET "dbg" LOC = "P112" ;
19+
NET "mosi" LOC = "P80" ;
20+
NET "ncs" LOC = "P79" ;
21+
NET "pck0" LOC = "P91" ;
22+
NET "pwr_hi" LOC = "P31" ;
23+
NET "pwr_lo" LOC = "P30" ;
24+
NET "pwr_oe1" LOC = "P28" ;
25+
NET "pwr_oe2" LOC = "P27" ;
26+
NET "pwr_oe3" LOC = "P26" ;
27+
NET "pwr_oe4" LOC = "P21" ;
28+
NET "spck" LOC = "P88" ;
29+
NET "ssp_clk" LOC = "P43" ;
30+
NET "ssp_din" LOC = "P99" ;
31+
NET "ssp_dout" LOC = "P94" ;
32+
NET "ssp_frame" LOC = "P100" ;
33+
34+
# definition of Clock nets:
35+
NET "ck_1356meg" TNM_NET = "clk_net_1356" ;
36+
NET "ck_1356megb" TNM_NET = "clk_net_1356b";
37+
NET "pck0" TNM_NET = "clk_net_pck0" ;
38+
NET "spck" TNM_NET = "clk_net_spck" ;
39+
40+
# Timing specs of clock nets:
41+
TIMEGRP "clk_net_1356_all" = "clk_net_1356" "clk_net_1356b" ;
42+
TIMESPEC "TS_1356MHz" = PERIOD "clk_net_1356_all" 74 ns HIGH 37 ns ;
43+
TIMESPEC "TS_24MHz" = PERIOD "clk_net_pck0" 42 ns HIGH 21 ns ;
44+
TIMESPEC "TS_4MHz" = PERIOD "clk_net_spck" 250 ns HIGH 125 ns ;
45+

0 commit comments

Comments
 (0)