Skip to content

Commit 1314376

Browse files
AGSaidiacmel
authored andcommitted
tools arm64: Import cputype.h
Bring-in the kernel's arch/arm64/include/asm/cputype.h into tools/ for arm64 to make use of all the core-type definitions in perf. Replace sysreg.h with the version already imported into tools/. Committer notes: Added an entry to tools/perf/check-headers.sh, so that we get notified when the original file in the kernel sources gets modified. Tester notes: LGTM. I did the testing on both my x86 and Arm64 platforms, thanks for the fixing up. Signed-off-by: Ali Saidi <[email protected]> Tested-by: Leo Yan <[email protected]> Cc: Alexander Shishkin <[email protected]> Cc: Andrew Kilroy <[email protected]> Cc: Benjamin Herrenschmidt <[email protected]> Cc: German Gomez <[email protected]> Cc: Ingo Molnar <[email protected]> Cc: James Clark <[email protected]> Cc: Jiri Olsa <[email protected]> Cc: John Garry <[email protected]> Cc: Kajol Jain <[email protected]> Cc: Li Huafei <[email protected]> Cc: Mark Rutland <[email protected]> Cc: Mathieu Poirier <[email protected]> Cc: Namhyung Kim <[email protected]> Cc: [email protected] Cc: Peter Zijlstra <[email protected]> Cc: Will Deacon <[email protected]> Cc: [email protected] Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Arnaldo Carvalho de Melo <[email protected]>
1 parent 4bd9cab commit 1314376

File tree

2 files changed

+259
-0
lines changed

2 files changed

+259
-0
lines changed
Lines changed: 258 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,258 @@
1+
/* SPDX-License-Identifier: GPL-2.0-only */
2+
/*
3+
* Copyright (C) 2012 ARM Ltd.
4+
*/
5+
#ifndef __ASM_CPUTYPE_H
6+
#define __ASM_CPUTYPE_H
7+
8+
#define INVALID_HWID ULONG_MAX
9+
10+
#define MPIDR_UP_BITMASK (0x1 << 30)
11+
#define MPIDR_MT_BITMASK (0x1 << 24)
12+
#define MPIDR_HWID_BITMASK UL(0xff00ffffff)
13+
14+
#define MPIDR_LEVEL_BITS_SHIFT 3
15+
#define MPIDR_LEVEL_BITS (1 << MPIDR_LEVEL_BITS_SHIFT)
16+
#define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1)
17+
18+
#define MPIDR_LEVEL_SHIFT(level) \
19+
(((1 << level) >> 1) << MPIDR_LEVEL_BITS_SHIFT)
20+
21+
#define MPIDR_AFFINITY_LEVEL(mpidr, level) \
22+
((mpidr >> MPIDR_LEVEL_SHIFT(level)) & MPIDR_LEVEL_MASK)
23+
24+
#define MIDR_REVISION_MASK 0xf
25+
#define MIDR_REVISION(midr) ((midr) & MIDR_REVISION_MASK)
26+
#define MIDR_PARTNUM_SHIFT 4
27+
#define MIDR_PARTNUM_MASK (0xfff << MIDR_PARTNUM_SHIFT)
28+
#define MIDR_PARTNUM(midr) \
29+
(((midr) & MIDR_PARTNUM_MASK) >> MIDR_PARTNUM_SHIFT)
30+
#define MIDR_ARCHITECTURE_SHIFT 16
31+
#define MIDR_ARCHITECTURE_MASK (0xf << MIDR_ARCHITECTURE_SHIFT)
32+
#define MIDR_ARCHITECTURE(midr) \
33+
(((midr) & MIDR_ARCHITECTURE_MASK) >> MIDR_ARCHITECTURE_SHIFT)
34+
#define MIDR_VARIANT_SHIFT 20
35+
#define MIDR_VARIANT_MASK (0xf << MIDR_VARIANT_SHIFT)
36+
#define MIDR_VARIANT(midr) \
37+
(((midr) & MIDR_VARIANT_MASK) >> MIDR_VARIANT_SHIFT)
38+
#define MIDR_IMPLEMENTOR_SHIFT 24
39+
#define MIDR_IMPLEMENTOR_MASK (0xff << MIDR_IMPLEMENTOR_SHIFT)
40+
#define MIDR_IMPLEMENTOR(midr) \
41+
(((midr) & MIDR_IMPLEMENTOR_MASK) >> MIDR_IMPLEMENTOR_SHIFT)
42+
43+
#define MIDR_CPU_MODEL(imp, partnum) \
44+
(((imp) << MIDR_IMPLEMENTOR_SHIFT) | \
45+
(0xf << MIDR_ARCHITECTURE_SHIFT) | \
46+
((partnum) << MIDR_PARTNUM_SHIFT))
47+
48+
#define MIDR_CPU_VAR_REV(var, rev) \
49+
(((var) << MIDR_VARIANT_SHIFT) | (rev))
50+
51+
#define MIDR_CPU_MODEL_MASK (MIDR_IMPLEMENTOR_MASK | MIDR_PARTNUM_MASK | \
52+
MIDR_ARCHITECTURE_MASK)
53+
54+
#define ARM_CPU_IMP_ARM 0x41
55+
#define ARM_CPU_IMP_APM 0x50
56+
#define ARM_CPU_IMP_CAVIUM 0x43
57+
#define ARM_CPU_IMP_BRCM 0x42
58+
#define ARM_CPU_IMP_QCOM 0x51
59+
#define ARM_CPU_IMP_NVIDIA 0x4E
60+
#define ARM_CPU_IMP_FUJITSU 0x46
61+
#define ARM_CPU_IMP_HISI 0x48
62+
#define ARM_CPU_IMP_APPLE 0x61
63+
64+
#define ARM_CPU_PART_AEM_V8 0xD0F
65+
#define ARM_CPU_PART_FOUNDATION 0xD00
66+
#define ARM_CPU_PART_CORTEX_A57 0xD07
67+
#define ARM_CPU_PART_CORTEX_A72 0xD08
68+
#define ARM_CPU_PART_CORTEX_A53 0xD03
69+
#define ARM_CPU_PART_CORTEX_A73 0xD09
70+
#define ARM_CPU_PART_CORTEX_A75 0xD0A
71+
#define ARM_CPU_PART_CORTEX_A35 0xD04
72+
#define ARM_CPU_PART_CORTEX_A55 0xD05
73+
#define ARM_CPU_PART_CORTEX_A76 0xD0B
74+
#define ARM_CPU_PART_NEOVERSE_N1 0xD0C
75+
#define ARM_CPU_PART_CORTEX_A77 0xD0D
76+
#define ARM_CPU_PART_NEOVERSE_V1 0xD40
77+
#define ARM_CPU_PART_CORTEX_A78 0xD41
78+
#define ARM_CPU_PART_CORTEX_X1 0xD44
79+
#define ARM_CPU_PART_CORTEX_A510 0xD46
80+
#define ARM_CPU_PART_CORTEX_A710 0xD47
81+
#define ARM_CPU_PART_CORTEX_X2 0xD48
82+
#define ARM_CPU_PART_NEOVERSE_N2 0xD49
83+
#define ARM_CPU_PART_CORTEX_A78C 0xD4B
84+
85+
#define APM_CPU_PART_POTENZA 0x000
86+
87+
#define CAVIUM_CPU_PART_THUNDERX 0x0A1
88+
#define CAVIUM_CPU_PART_THUNDERX_81XX 0x0A2
89+
#define CAVIUM_CPU_PART_THUNDERX_83XX 0x0A3
90+
#define CAVIUM_CPU_PART_THUNDERX2 0x0AF
91+
/* OcteonTx2 series */
92+
#define CAVIUM_CPU_PART_OCTX2_98XX 0x0B1
93+
#define CAVIUM_CPU_PART_OCTX2_96XX 0x0B2
94+
#define CAVIUM_CPU_PART_OCTX2_95XX 0x0B3
95+
#define CAVIUM_CPU_PART_OCTX2_95XXN 0x0B4
96+
#define CAVIUM_CPU_PART_OCTX2_95XXMM 0x0B5
97+
#define CAVIUM_CPU_PART_OCTX2_95XXO 0x0B6
98+
99+
#define BRCM_CPU_PART_BRAHMA_B53 0x100
100+
#define BRCM_CPU_PART_VULCAN 0x516
101+
102+
#define QCOM_CPU_PART_FALKOR_V1 0x800
103+
#define QCOM_CPU_PART_FALKOR 0xC00
104+
#define QCOM_CPU_PART_KRYO 0x200
105+
#define QCOM_CPU_PART_KRYO_2XX_GOLD 0x800
106+
#define QCOM_CPU_PART_KRYO_2XX_SILVER 0x801
107+
#define QCOM_CPU_PART_KRYO_3XX_SILVER 0x803
108+
#define QCOM_CPU_PART_KRYO_4XX_GOLD 0x804
109+
#define QCOM_CPU_PART_KRYO_4XX_SILVER 0x805
110+
111+
#define NVIDIA_CPU_PART_DENVER 0x003
112+
#define NVIDIA_CPU_PART_CARMEL 0x004
113+
114+
#define FUJITSU_CPU_PART_A64FX 0x001
115+
116+
#define HISI_CPU_PART_TSV110 0xD01
117+
118+
#define APPLE_CPU_PART_M1_ICESTORM 0x022
119+
#define APPLE_CPU_PART_M1_FIRESTORM 0x023
120+
121+
#define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53)
122+
#define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57)
123+
#define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72)
124+
#define MIDR_CORTEX_A73 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A73)
125+
#define MIDR_CORTEX_A75 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A75)
126+
#define MIDR_CORTEX_A35 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A35)
127+
#define MIDR_CORTEX_A55 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A55)
128+
#define MIDR_CORTEX_A76 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A76)
129+
#define MIDR_NEOVERSE_N1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N1)
130+
#define MIDR_CORTEX_A77 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A77)
131+
#define MIDR_NEOVERSE_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_V1)
132+
#define MIDR_CORTEX_A78 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A78)
133+
#define MIDR_CORTEX_X1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X1)
134+
#define MIDR_CORTEX_A510 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A510)
135+
#define MIDR_CORTEX_A710 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A710)
136+
#define MIDR_CORTEX_X2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X2)
137+
#define MIDR_NEOVERSE_N2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N2)
138+
#define MIDR_CORTEX_A78C MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A78C)
139+
#define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX)
140+
#define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX)
141+
#define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX)
142+
#define MIDR_OCTX2_98XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_98XX)
143+
#define MIDR_OCTX2_96XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_96XX)
144+
#define MIDR_OCTX2_95XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XX)
145+
#define MIDR_OCTX2_95XXN MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XXN)
146+
#define MIDR_OCTX2_95XXMM MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XXMM)
147+
#define MIDR_OCTX2_95XXO MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XXO)
148+
#define MIDR_CAVIUM_THUNDERX2 MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX2)
149+
#define MIDR_BRAHMA_B53 MIDR_CPU_MODEL(ARM_CPU_IMP_BRCM, BRCM_CPU_PART_BRAHMA_B53)
150+
#define MIDR_BRCM_VULCAN MIDR_CPU_MODEL(ARM_CPU_IMP_BRCM, BRCM_CPU_PART_VULCAN)
151+
#define MIDR_QCOM_FALKOR_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR_V1)
152+
#define MIDR_QCOM_FALKOR MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR)
153+
#define MIDR_QCOM_KRYO MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO)
154+
#define MIDR_QCOM_KRYO_2XX_GOLD MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_2XX_GOLD)
155+
#define MIDR_QCOM_KRYO_2XX_SILVER MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_2XX_SILVER)
156+
#define MIDR_QCOM_KRYO_3XX_SILVER MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_3XX_SILVER)
157+
#define MIDR_QCOM_KRYO_4XX_GOLD MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_4XX_GOLD)
158+
#define MIDR_QCOM_KRYO_4XX_SILVER MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_4XX_SILVER)
159+
#define MIDR_NVIDIA_DENVER MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_DENVER)
160+
#define MIDR_NVIDIA_CARMEL MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_CARMEL)
161+
#define MIDR_FUJITSU_A64FX MIDR_CPU_MODEL(ARM_CPU_IMP_FUJITSU, FUJITSU_CPU_PART_A64FX)
162+
#define MIDR_HISI_TSV110 MIDR_CPU_MODEL(ARM_CPU_IMP_HISI, HISI_CPU_PART_TSV110)
163+
#define MIDR_APPLE_M1_ICESTORM MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_ICESTORM)
164+
#define MIDR_APPLE_M1_FIRESTORM MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_FIRESTORM)
165+
166+
/* Fujitsu Erratum 010001 affects A64FX 1.0 and 1.1, (v0r0 and v1r0) */
167+
#define MIDR_FUJITSU_ERRATUM_010001 MIDR_FUJITSU_A64FX
168+
#define MIDR_FUJITSU_ERRATUM_010001_MASK (~MIDR_CPU_VAR_REV(1, 0))
169+
#define TCR_CLEAR_FUJITSU_ERRATUM_010001 (TCR_NFD1 | TCR_NFD0)
170+
171+
#ifndef __ASSEMBLY__
172+
173+
#include "sysreg.h"
174+
175+
#define read_cpuid(reg) read_sysreg_s(SYS_ ## reg)
176+
177+
/*
178+
* Represent a range of MIDR values for a given CPU model and a
179+
* range of variant/revision values.
180+
*
181+
* @model - CPU model as defined by MIDR_CPU_MODEL
182+
* @rv_min - Minimum value for the revision/variant as defined by
183+
* MIDR_CPU_VAR_REV
184+
* @rv_max - Maximum value for the variant/revision for the range.
185+
*/
186+
struct midr_range {
187+
u32 model;
188+
u32 rv_min;
189+
u32 rv_max;
190+
};
191+
192+
#define MIDR_RANGE(m, v_min, r_min, v_max, r_max) \
193+
{ \
194+
.model = m, \
195+
.rv_min = MIDR_CPU_VAR_REV(v_min, r_min), \
196+
.rv_max = MIDR_CPU_VAR_REV(v_max, r_max), \
197+
}
198+
199+
#define MIDR_REV_RANGE(m, v, r_min, r_max) MIDR_RANGE(m, v, r_min, v, r_max)
200+
#define MIDR_REV(m, v, r) MIDR_RANGE(m, v, r, v, r)
201+
#define MIDR_ALL_VERSIONS(m) MIDR_RANGE(m, 0, 0, 0xf, 0xf)
202+
203+
static inline bool midr_is_cpu_model_range(u32 midr, u32 model, u32 rv_min,
204+
u32 rv_max)
205+
{
206+
u32 _model = midr & MIDR_CPU_MODEL_MASK;
207+
u32 rv = midr & (MIDR_REVISION_MASK | MIDR_VARIANT_MASK);
208+
209+
return _model == model && rv >= rv_min && rv <= rv_max;
210+
}
211+
212+
static inline bool is_midr_in_range(u32 midr, struct midr_range const *range)
213+
{
214+
return midr_is_cpu_model_range(midr, range->model,
215+
range->rv_min, range->rv_max);
216+
}
217+
218+
static inline bool
219+
is_midr_in_range_list(u32 midr, struct midr_range const *ranges)
220+
{
221+
while (ranges->model)
222+
if (is_midr_in_range(midr, ranges++))
223+
return true;
224+
return false;
225+
}
226+
227+
/*
228+
* The CPU ID never changes at run time, so we might as well tell the
229+
* compiler that it's constant. Use this function to read the CPU ID
230+
* rather than directly reading processor_id or read_cpuid() directly.
231+
*/
232+
static inline u32 __attribute_const__ read_cpuid_id(void)
233+
{
234+
return read_cpuid(MIDR_EL1);
235+
}
236+
237+
static inline u64 __attribute_const__ read_cpuid_mpidr(void)
238+
{
239+
return read_cpuid(MPIDR_EL1);
240+
}
241+
242+
static inline unsigned int __attribute_const__ read_cpuid_implementor(void)
243+
{
244+
return MIDR_IMPLEMENTOR(read_cpuid_id());
245+
}
246+
247+
static inline unsigned int __attribute_const__ read_cpuid_part_number(void)
248+
{
249+
return MIDR_PARTNUM(read_cpuid_id());
250+
}
251+
252+
static inline u32 __attribute_const__ read_cpuid_cachetype(void)
253+
{
254+
return read_cpuid(CTR_EL0);
255+
}
256+
#endif /* __ASSEMBLY__ */
257+
258+
#endif

tools/perf/check-headers.sh

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -146,6 +146,7 @@ done
146146
check arch/x86/lib/memcpy_64.S '-I "^EXPORT_SYMBOL" -I "^#include <asm/export.h>" -I"^SYM_FUNC_START\(_LOCAL\)*(memcpy_\(erms\|orig\))"'
147147
check arch/x86/lib/memset_64.S '-I "^EXPORT_SYMBOL" -I "^#include <asm/export.h>" -I"^SYM_FUNC_START\(_LOCAL\)*(memset_\(erms\|orig\))"'
148148
check arch/x86/include/asm/amd-ibs.h '-I "^#include [<\"]\(asm/\)*msr-index.h"'
149+
check arch/arm64/include/asm/cputype.h '-I "^#include [<\"]\(asm/\)*sysreg.h"'
149150
check include/uapi/asm-generic/mman.h '-I "^#include <\(uapi/\)*asm-generic/mman-common\(-tools\)*.h>"'
150151
check include/uapi/linux/mman.h '-I "^#include <\(uapi/\)*asm/mman.h>"'
151152
check include/linux/build_bug.h '-I "^#\(ifndef\|endif\)\( \/\/\)* static_assert$"'

0 commit comments

Comments
 (0)