Skip to content

Commit 17f6470

Browse files
xdarklightsuperna9999
authored andcommitted
drm/meson: viu: fix setting the OSD burst length in VIU_OSD1_FIFO_CTRL_STAT
The burst length is configured in VIU_OSD1_FIFO_CTRL_STAT[31] and VIU_OSD1_FIFO_CTRL_STAT[11:10]. The public S905D3 datasheet describes this as: - 0x0 = up to 24 per burst - 0x1 = up to 32 per burst - 0x2 = up to 48 per burst - 0x3 = up to 64 per burst - 0x4 = up to 96 per burst - 0x5 = up to 128 per burst The lower two bits map to VIU_OSD1_FIFO_CTRL_STAT[11:10] while the upper bit maps to VIU_OSD1_FIFO_CTRL_STAT[31]. Replace meson_viu_osd_burst_length_reg() with pre-defined macros which set these values. meson_viu_osd_burst_length_reg() always returned 0 (for the two used values: 32 and 64 at least) and thus incorrectly set the burst size to 24. Fixes: 147ae1c ("drm: meson: viu: use proper macros instead of magic constants") Signed-off-by: Martin Blumenstingl <[email protected]> Signed-off-by: Neil Armstrong <[email protected]> Reviewed-by: Neil Armstrong <[email protected]> Tested-by: Christian Hewitt <[email protected]> Link: https://patchwork.freedesktop.org/patch/msgid/[email protected]
1 parent bda8eaa commit 17f6470

File tree

2 files changed

+8
-9
lines changed

2 files changed

+8
-9
lines changed

drivers/gpu/drm/meson/meson_registers.h

Lines changed: 6 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -261,6 +261,12 @@
261261
#define VIU_OSD_FIFO_DEPTH_VAL(val) ((val & 0x7f) << 12)
262262
#define VIU_OSD_WORDS_PER_BURST(words) (((words & 0x4) >> 1) << 22)
263263
#define VIU_OSD_FIFO_LIMITS(size) ((size & 0xf) << 24)
264+
#define VIU_OSD_BURST_LENGTH_24 (0x0 << 31 | 0x0 << 10)
265+
#define VIU_OSD_BURST_LENGTH_32 (0x0 << 31 | 0x1 << 10)
266+
#define VIU_OSD_BURST_LENGTH_48 (0x0 << 31 | 0x2 << 10)
267+
#define VIU_OSD_BURST_LENGTH_64 (0x0 << 31 | 0x3 << 10)
268+
#define VIU_OSD_BURST_LENGTH_96 (0x1 << 31 | 0x0 << 10)
269+
#define VIU_OSD_BURST_LENGTH_128 (0x1 << 31 | 0x1 << 10)
264270

265271
#define VD1_IF0_GEN_REG 0x1a50
266272
#define VD1_IF0_CANVAS0 0x1a51

drivers/gpu/drm/meson/meson_viu.c

Lines changed: 2 additions & 9 deletions
Original file line numberDiff line numberDiff line change
@@ -411,13 +411,6 @@ void meson_viu_gxm_disable_osd1_afbc(struct meson_drm *priv)
411411
priv->io_base + _REG(VIU_MISC_CTRL1));
412412
}
413413

414-
static inline uint32_t meson_viu_osd_burst_length_reg(uint32_t length)
415-
{
416-
uint32_t val = (((length & 0x80) % 24) / 12);
417-
418-
return (((val & 0x3) << 10) | (((val & 0x4) >> 2) << 31));
419-
}
420-
421414
void meson_viu_init(struct meson_drm *priv)
422415
{
423416
uint32_t reg;
@@ -444,9 +437,9 @@ void meson_viu_init(struct meson_drm *priv)
444437
VIU_OSD_FIFO_LIMITS(2); /* fifo_lim: 2*16=32 */
445438

446439
if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_G12A))
447-
reg |= meson_viu_osd_burst_length_reg(32);
440+
reg |= VIU_OSD_BURST_LENGTH_32;
448441
else
449-
reg |= meson_viu_osd_burst_length_reg(64);
442+
reg |= VIU_OSD_BURST_LENGTH_64;
450443

451444
writel_relaxed(reg, priv->io_base + _REG(VIU_OSD1_FIFO_CTRL_STAT));
452445
writel_relaxed(reg, priv->io_base + _REG(VIU_OSD2_FIFO_CTRL_STAT));

0 commit comments

Comments
 (0)