@@ -408,7 +408,7 @@ static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
408
408
{ }
409
409
};
410
410
411
- static struct clk_init_data gcc_qupv3_wrap0_s0_clk_init = {
411
+ static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
412
412
.name = "gcc_qupv3_wrap0_s0_clk_src" ,
413
413
.parent_names = gcc_parent_names_0 ,
414
414
.num_parents = 4 ,
@@ -421,10 +421,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
421
421
.hid_width = 5 ,
422
422
.parent_map = gcc_parent_map_0 ,
423
423
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
424
- .clkr .hw .init = & gcc_qupv3_wrap0_s0_clk_init ,
424
+ .clkr .hw .init = & gcc_qupv3_wrap0_s0_clk_src_init ,
425
425
};
426
426
427
- static struct clk_init_data gcc_qupv3_wrap0_s1_clk_init = {
427
+ static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
428
428
.name = "gcc_qupv3_wrap0_s1_clk_src" ,
429
429
.parent_names = gcc_parent_names_0 ,
430
430
.num_parents = 4 ,
@@ -437,10 +437,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
437
437
.hid_width = 5 ,
438
438
.parent_map = gcc_parent_map_0 ,
439
439
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
440
- .clkr .hw .init = & gcc_qupv3_wrap0_s1_clk_init ,
440
+ .clkr .hw .init = & gcc_qupv3_wrap0_s1_clk_src_init ,
441
441
};
442
442
443
- static struct clk_init_data gcc_qupv3_wrap0_s2_clk_init = {
443
+ static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
444
444
.name = "gcc_qupv3_wrap0_s2_clk_src" ,
445
445
.parent_names = gcc_parent_names_0 ,
446
446
.num_parents = 4 ,
@@ -453,10 +453,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
453
453
.hid_width = 5 ,
454
454
.parent_map = gcc_parent_map_0 ,
455
455
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
456
- .clkr .hw .init = & gcc_qupv3_wrap0_s2_clk_init ,
456
+ .clkr .hw .init = & gcc_qupv3_wrap0_s2_clk_src_init ,
457
457
};
458
458
459
- static struct clk_init_data gcc_qupv3_wrap0_s3_clk_init = {
459
+ static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
460
460
.name = "gcc_qupv3_wrap0_s3_clk_src" ,
461
461
.parent_names = gcc_parent_names_0 ,
462
462
.num_parents = 4 ,
@@ -469,10 +469,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
469
469
.hid_width = 5 ,
470
470
.parent_map = gcc_parent_map_0 ,
471
471
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
472
- .clkr .hw .init = & gcc_qupv3_wrap0_s3_clk_init ,
472
+ .clkr .hw .init = & gcc_qupv3_wrap0_s3_clk_src_init ,
473
473
};
474
474
475
- static struct clk_init_data gcc_qupv3_wrap0_s4_clk_init = {
475
+ static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
476
476
.name = "gcc_qupv3_wrap0_s4_clk_src" ,
477
477
.parent_names = gcc_parent_names_0 ,
478
478
.num_parents = 4 ,
@@ -485,10 +485,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
485
485
.hid_width = 5 ,
486
486
.parent_map = gcc_parent_map_0 ,
487
487
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
488
- .clkr .hw .init = & gcc_qupv3_wrap0_s4_clk_init ,
488
+ .clkr .hw .init = & gcc_qupv3_wrap0_s4_clk_src_init ,
489
489
};
490
490
491
- static struct clk_init_data gcc_qupv3_wrap0_s5_clk_init = {
491
+ static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
492
492
.name = "gcc_qupv3_wrap0_s5_clk_src" ,
493
493
.parent_names = gcc_parent_names_0 ,
494
494
.num_parents = 4 ,
@@ -501,10 +501,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
501
501
.hid_width = 5 ,
502
502
.parent_map = gcc_parent_map_0 ,
503
503
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
504
- .clkr .hw .init = & gcc_qupv3_wrap0_s5_clk_init ,
504
+ .clkr .hw .init = & gcc_qupv3_wrap0_s5_clk_src_init ,
505
505
};
506
506
507
- static struct clk_init_data gcc_qupv3_wrap0_s6_clk_init = {
507
+ static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
508
508
.name = "gcc_qupv3_wrap0_s6_clk_src" ,
509
509
.parent_names = gcc_parent_names_0 ,
510
510
.num_parents = 4 ,
@@ -517,10 +517,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
517
517
.hid_width = 5 ,
518
518
.parent_map = gcc_parent_map_0 ,
519
519
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
520
- .clkr .hw .init = & gcc_qupv3_wrap0_s6_clk_init ,
520
+ .clkr .hw .init = & gcc_qupv3_wrap0_s6_clk_src_init ,
521
521
};
522
522
523
- static struct clk_init_data gcc_qupv3_wrap0_s7_clk_init = {
523
+ static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
524
524
.name = "gcc_qupv3_wrap0_s7_clk_src" ,
525
525
.parent_names = gcc_parent_names_0 ,
526
526
.num_parents = 4 ,
@@ -533,10 +533,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
533
533
.hid_width = 5 ,
534
534
.parent_map = gcc_parent_map_0 ,
535
535
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
536
- .clkr .hw .init = & gcc_qupv3_wrap0_s7_clk_init ,
536
+ .clkr .hw .init = & gcc_qupv3_wrap0_s7_clk_src_init ,
537
537
};
538
538
539
- static struct clk_init_data gcc_qupv3_wrap1_s0_clk_init = {
539
+ static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
540
540
.name = "gcc_qupv3_wrap1_s0_clk_src" ,
541
541
.parent_names = gcc_parent_names_0 ,
542
542
.num_parents = 4 ,
@@ -549,10 +549,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
549
549
.hid_width = 5 ,
550
550
.parent_map = gcc_parent_map_0 ,
551
551
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
552
- .clkr .hw .init = & gcc_qupv3_wrap1_s0_clk_init ,
552
+ .clkr .hw .init = & gcc_qupv3_wrap1_s0_clk_src_init ,
553
553
};
554
554
555
- static struct clk_init_data gcc_qupv3_wrap1_s1_clk_init = {
555
+ static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
556
556
.name = "gcc_qupv3_wrap1_s1_clk_src" ,
557
557
.parent_names = gcc_parent_names_0 ,
558
558
.num_parents = 4 ,
@@ -565,10 +565,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
565
565
.hid_width = 5 ,
566
566
.parent_map = gcc_parent_map_0 ,
567
567
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
568
- .clkr .hw .init = & gcc_qupv3_wrap1_s1_clk_init ,
568
+ .clkr .hw .init = & gcc_qupv3_wrap1_s1_clk_src_init ,
569
569
};
570
570
571
- static struct clk_init_data gcc_qupv3_wrap1_s2_clk_init = {
571
+ static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
572
572
.name = "gcc_qupv3_wrap1_s2_clk_src" ,
573
573
.parent_names = gcc_parent_names_0 ,
574
574
.num_parents = 4 ,
@@ -581,10 +581,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
581
581
.hid_width = 5 ,
582
582
.parent_map = gcc_parent_map_0 ,
583
583
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
584
- .clkr .hw .init = & gcc_qupv3_wrap1_s2_clk_init ,
584
+ .clkr .hw .init = & gcc_qupv3_wrap1_s2_clk_src_init ,
585
585
};
586
586
587
- static struct clk_init_data gcc_qupv3_wrap1_s3_clk_init = {
587
+ static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
588
588
.name = "gcc_qupv3_wrap1_s3_clk_src" ,
589
589
.parent_names = gcc_parent_names_0 ,
590
590
.num_parents = 4 ,
@@ -597,10 +597,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
597
597
.hid_width = 5 ,
598
598
.parent_map = gcc_parent_map_0 ,
599
599
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
600
- .clkr .hw .init = & gcc_qupv3_wrap1_s3_clk_init ,
600
+ .clkr .hw .init = & gcc_qupv3_wrap1_s3_clk_src_init ,
601
601
};
602
602
603
- static struct clk_init_data gcc_qupv3_wrap1_s4_clk_init = {
603
+ static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
604
604
.name = "gcc_qupv3_wrap1_s4_clk_src" ,
605
605
.parent_names = gcc_parent_names_0 ,
606
606
.num_parents = 4 ,
@@ -613,10 +613,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
613
613
.hid_width = 5 ,
614
614
.parent_map = gcc_parent_map_0 ,
615
615
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
616
- .clkr .hw .init = & gcc_qupv3_wrap1_s4_clk_init ,
616
+ .clkr .hw .init = & gcc_qupv3_wrap1_s4_clk_src_init ,
617
617
};
618
618
619
- static struct clk_init_data gcc_qupv3_wrap1_s5_clk_init = {
619
+ static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
620
620
.name = "gcc_qupv3_wrap1_s5_clk_src" ,
621
621
.parent_names = gcc_parent_names_0 ,
622
622
.num_parents = 4 ,
@@ -629,10 +629,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
629
629
.hid_width = 5 ,
630
630
.parent_map = gcc_parent_map_0 ,
631
631
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
632
- .clkr .hw .init = & gcc_qupv3_wrap1_s5_clk_init ,
632
+ .clkr .hw .init = & gcc_qupv3_wrap1_s5_clk_src_init ,
633
633
};
634
634
635
- static struct clk_init_data gcc_qupv3_wrap1_s6_clk_init = {
635
+ static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
636
636
.name = "gcc_qupv3_wrap1_s6_clk_src" ,
637
637
.parent_names = gcc_parent_names_0 ,
638
638
.num_parents = 4 ,
@@ -645,10 +645,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
645
645
.hid_width = 5 ,
646
646
.parent_map = gcc_parent_map_0 ,
647
647
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
648
- .clkr .hw .init = & gcc_qupv3_wrap1_s6_clk_init ,
648
+ .clkr .hw .init = & gcc_qupv3_wrap1_s6_clk_src_init ,
649
649
};
650
650
651
- static struct clk_init_data gcc_qupv3_wrap1_s7_clk_init = {
651
+ static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
652
652
.name = "gcc_qupv3_wrap1_s7_clk_src" ,
653
653
.parent_names = gcc_parent_names_0 ,
654
654
.num_parents = 4 ,
@@ -661,7 +661,7 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
661
661
.hid_width = 5 ,
662
662
.parent_map = gcc_parent_map_0 ,
663
663
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
664
- .clkr .hw .init = & gcc_qupv3_wrap1_s7_clk_init ,
664
+ .clkr .hw .init = & gcc_qupv3_wrap1_s7_clk_src_init ,
665
665
};
666
666
667
667
static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src [] = {
@@ -3577,22 +3577,22 @@ static const struct of_device_id gcc_sdm845_match_table[] = {
3577
3577
MODULE_DEVICE_TABLE (of , gcc_sdm845_match_table );
3578
3578
3579
3579
static const struct clk_rcg_dfs_data gcc_dfs_clocks [] = {
3580
- DEFINE_RCG_DFS (gcc_qupv3_wrap0_s0_clk ),
3581
- DEFINE_RCG_DFS (gcc_qupv3_wrap0_s1_clk ),
3582
- DEFINE_RCG_DFS (gcc_qupv3_wrap0_s2_clk ),
3583
- DEFINE_RCG_DFS (gcc_qupv3_wrap0_s3_clk ),
3584
- DEFINE_RCG_DFS (gcc_qupv3_wrap0_s4_clk ),
3585
- DEFINE_RCG_DFS (gcc_qupv3_wrap0_s5_clk ),
3586
- DEFINE_RCG_DFS (gcc_qupv3_wrap0_s6_clk ),
3587
- DEFINE_RCG_DFS (gcc_qupv3_wrap0_s7_clk ),
3588
- DEFINE_RCG_DFS (gcc_qupv3_wrap1_s0_clk ),
3589
- DEFINE_RCG_DFS (gcc_qupv3_wrap1_s1_clk ),
3590
- DEFINE_RCG_DFS (gcc_qupv3_wrap1_s2_clk ),
3591
- DEFINE_RCG_DFS (gcc_qupv3_wrap1_s3_clk ),
3592
- DEFINE_RCG_DFS (gcc_qupv3_wrap1_s4_clk ),
3593
- DEFINE_RCG_DFS (gcc_qupv3_wrap1_s5_clk ),
3594
- DEFINE_RCG_DFS (gcc_qupv3_wrap1_s6_clk ),
3595
- DEFINE_RCG_DFS (gcc_qupv3_wrap1_s7_clk ),
3580
+ DEFINE_RCG_DFS (gcc_qupv3_wrap0_s0_clk_src ),
3581
+ DEFINE_RCG_DFS (gcc_qupv3_wrap0_s1_clk_src ),
3582
+ DEFINE_RCG_DFS (gcc_qupv3_wrap0_s2_clk_src ),
3583
+ DEFINE_RCG_DFS (gcc_qupv3_wrap0_s3_clk_src ),
3584
+ DEFINE_RCG_DFS (gcc_qupv3_wrap0_s4_clk_src ),
3585
+ DEFINE_RCG_DFS (gcc_qupv3_wrap0_s5_clk_src ),
3586
+ DEFINE_RCG_DFS (gcc_qupv3_wrap0_s6_clk_src ),
3587
+ DEFINE_RCG_DFS (gcc_qupv3_wrap0_s7_clk_src ),
3588
+ DEFINE_RCG_DFS (gcc_qupv3_wrap1_s0_clk_src ),
3589
+ DEFINE_RCG_DFS (gcc_qupv3_wrap1_s1_clk_src ),
3590
+ DEFINE_RCG_DFS (gcc_qupv3_wrap1_s2_clk_src ),
3591
+ DEFINE_RCG_DFS (gcc_qupv3_wrap1_s3_clk_src ),
3592
+ DEFINE_RCG_DFS (gcc_qupv3_wrap1_s4_clk_src ),
3593
+ DEFINE_RCG_DFS (gcc_qupv3_wrap1_s5_clk_src ),
3594
+ DEFINE_RCG_DFS (gcc_qupv3_wrap1_s6_clk_src ),
3595
+ DEFINE_RCG_DFS (gcc_qupv3_wrap1_s7_clk_src ),
3596
3596
};
3597
3597
3598
3598
static int gcc_sdm845_probe (struct platform_device * pdev )
0 commit comments