Skip to content

Commit 1a1c782

Browse files
Taniya Dasbebarino
authored andcommitted
clk: qcom: rcg: update the DFS macro for RCG
Update the init data name for each of the dynamic frequency switch controlled clock associated with the RCG clock name, so that it can be generated as per the hardware plan. Thus update the macro accordingly. Signed-off-by: Taniya Das <[email protected]> Link: https://lkml.kernel.org/r/[email protected] Signed-off-by: Stephen Boyd <[email protected]>
1 parent 57b2364 commit 1a1c782

File tree

2 files changed

+49
-49
lines changed

2 files changed

+49
-49
lines changed

drivers/clk/qcom/clk-rcg.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -168,7 +168,7 @@ struct clk_rcg_dfs_data {
168168
};
169169

170170
#define DEFINE_RCG_DFS(r) \
171-
{ .rcg = &r##_src, .init = &r##_init }
171+
{ .rcg = &r, .init = &r##_init }
172172

173173
extern int qcom_cc_register_rcg_dfs(struct regmap *regmap,
174174
const struct clk_rcg_dfs_data *rcgs,

drivers/clk/qcom/gcc-sdm845.c

Lines changed: 48 additions & 48 deletions
Original file line numberDiff line numberDiff line change
@@ -408,7 +408,7 @@ static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
408408
{ }
409409
};
410410

411-
static struct clk_init_data gcc_qupv3_wrap0_s0_clk_init = {
411+
static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
412412
.name = "gcc_qupv3_wrap0_s0_clk_src",
413413
.parent_names = gcc_parent_names_0,
414414
.num_parents = 4,
@@ -421,10 +421,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
421421
.hid_width = 5,
422422
.parent_map = gcc_parent_map_0,
423423
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
424-
.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_init,
424+
.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
425425
};
426426

427-
static struct clk_init_data gcc_qupv3_wrap0_s1_clk_init = {
427+
static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
428428
.name = "gcc_qupv3_wrap0_s1_clk_src",
429429
.parent_names = gcc_parent_names_0,
430430
.num_parents = 4,
@@ -437,10 +437,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
437437
.hid_width = 5,
438438
.parent_map = gcc_parent_map_0,
439439
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
440-
.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_init,
440+
.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
441441
};
442442

443-
static struct clk_init_data gcc_qupv3_wrap0_s2_clk_init = {
443+
static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
444444
.name = "gcc_qupv3_wrap0_s2_clk_src",
445445
.parent_names = gcc_parent_names_0,
446446
.num_parents = 4,
@@ -453,10 +453,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
453453
.hid_width = 5,
454454
.parent_map = gcc_parent_map_0,
455455
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
456-
.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_init,
456+
.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
457457
};
458458

459-
static struct clk_init_data gcc_qupv3_wrap0_s3_clk_init = {
459+
static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
460460
.name = "gcc_qupv3_wrap0_s3_clk_src",
461461
.parent_names = gcc_parent_names_0,
462462
.num_parents = 4,
@@ -469,10 +469,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
469469
.hid_width = 5,
470470
.parent_map = gcc_parent_map_0,
471471
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
472-
.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_init,
472+
.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
473473
};
474474

475-
static struct clk_init_data gcc_qupv3_wrap0_s4_clk_init = {
475+
static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
476476
.name = "gcc_qupv3_wrap0_s4_clk_src",
477477
.parent_names = gcc_parent_names_0,
478478
.num_parents = 4,
@@ -485,10 +485,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
485485
.hid_width = 5,
486486
.parent_map = gcc_parent_map_0,
487487
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
488-
.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_init,
488+
.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
489489
};
490490

491-
static struct clk_init_data gcc_qupv3_wrap0_s5_clk_init = {
491+
static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
492492
.name = "gcc_qupv3_wrap0_s5_clk_src",
493493
.parent_names = gcc_parent_names_0,
494494
.num_parents = 4,
@@ -501,10 +501,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
501501
.hid_width = 5,
502502
.parent_map = gcc_parent_map_0,
503503
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
504-
.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_init,
504+
.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
505505
};
506506

507-
static struct clk_init_data gcc_qupv3_wrap0_s6_clk_init = {
507+
static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
508508
.name = "gcc_qupv3_wrap0_s6_clk_src",
509509
.parent_names = gcc_parent_names_0,
510510
.num_parents = 4,
@@ -517,10 +517,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
517517
.hid_width = 5,
518518
.parent_map = gcc_parent_map_0,
519519
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
520-
.clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_init,
520+
.clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
521521
};
522522

523-
static struct clk_init_data gcc_qupv3_wrap0_s7_clk_init = {
523+
static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
524524
.name = "gcc_qupv3_wrap0_s7_clk_src",
525525
.parent_names = gcc_parent_names_0,
526526
.num_parents = 4,
@@ -533,10 +533,10 @@ static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
533533
.hid_width = 5,
534534
.parent_map = gcc_parent_map_0,
535535
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
536-
.clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_init,
536+
.clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
537537
};
538538

539-
static struct clk_init_data gcc_qupv3_wrap1_s0_clk_init = {
539+
static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
540540
.name = "gcc_qupv3_wrap1_s0_clk_src",
541541
.parent_names = gcc_parent_names_0,
542542
.num_parents = 4,
@@ -549,10 +549,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
549549
.hid_width = 5,
550550
.parent_map = gcc_parent_map_0,
551551
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
552-
.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_init,
552+
.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
553553
};
554554

555-
static struct clk_init_data gcc_qupv3_wrap1_s1_clk_init = {
555+
static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
556556
.name = "gcc_qupv3_wrap1_s1_clk_src",
557557
.parent_names = gcc_parent_names_0,
558558
.num_parents = 4,
@@ -565,10 +565,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
565565
.hid_width = 5,
566566
.parent_map = gcc_parent_map_0,
567567
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
568-
.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_init,
568+
.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
569569
};
570570

571-
static struct clk_init_data gcc_qupv3_wrap1_s2_clk_init = {
571+
static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
572572
.name = "gcc_qupv3_wrap1_s2_clk_src",
573573
.parent_names = gcc_parent_names_0,
574574
.num_parents = 4,
@@ -581,10 +581,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
581581
.hid_width = 5,
582582
.parent_map = gcc_parent_map_0,
583583
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
584-
.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_init,
584+
.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
585585
};
586586

587-
static struct clk_init_data gcc_qupv3_wrap1_s3_clk_init = {
587+
static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
588588
.name = "gcc_qupv3_wrap1_s3_clk_src",
589589
.parent_names = gcc_parent_names_0,
590590
.num_parents = 4,
@@ -597,10 +597,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
597597
.hid_width = 5,
598598
.parent_map = gcc_parent_map_0,
599599
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
600-
.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_init,
600+
.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
601601
};
602602

603-
static struct clk_init_data gcc_qupv3_wrap1_s4_clk_init = {
603+
static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
604604
.name = "gcc_qupv3_wrap1_s4_clk_src",
605605
.parent_names = gcc_parent_names_0,
606606
.num_parents = 4,
@@ -613,10 +613,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
613613
.hid_width = 5,
614614
.parent_map = gcc_parent_map_0,
615615
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
616-
.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_init,
616+
.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
617617
};
618618

619-
static struct clk_init_data gcc_qupv3_wrap1_s5_clk_init = {
619+
static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
620620
.name = "gcc_qupv3_wrap1_s5_clk_src",
621621
.parent_names = gcc_parent_names_0,
622622
.num_parents = 4,
@@ -629,10 +629,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
629629
.hid_width = 5,
630630
.parent_map = gcc_parent_map_0,
631631
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
632-
.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_init,
632+
.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
633633
};
634634

635-
static struct clk_init_data gcc_qupv3_wrap1_s6_clk_init = {
635+
static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
636636
.name = "gcc_qupv3_wrap1_s6_clk_src",
637637
.parent_names = gcc_parent_names_0,
638638
.num_parents = 4,
@@ -645,10 +645,10 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
645645
.hid_width = 5,
646646
.parent_map = gcc_parent_map_0,
647647
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
648-
.clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_init,
648+
.clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
649649
};
650650

651-
static struct clk_init_data gcc_qupv3_wrap1_s7_clk_init = {
651+
static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
652652
.name = "gcc_qupv3_wrap1_s7_clk_src",
653653
.parent_names = gcc_parent_names_0,
654654
.num_parents = 4,
@@ -661,7 +661,7 @@ static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
661661
.hid_width = 5,
662662
.parent_map = gcc_parent_map_0,
663663
.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
664-
.clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_init,
664+
.clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
665665
};
666666

667667
static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
@@ -3577,22 +3577,22 @@ static const struct of_device_id gcc_sdm845_match_table[] = {
35773577
MODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
35783578

35793579
static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
3580-
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk),
3581-
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk),
3582-
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk),
3583-
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk),
3584-
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk),
3585-
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk),
3586-
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk),
3587-
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk),
3588-
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk),
3589-
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk),
3590-
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk),
3591-
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk),
3592-
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk),
3593-
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk),
3594-
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk),
3595-
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk),
3580+
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
3581+
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
3582+
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
3583+
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
3584+
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
3585+
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
3586+
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
3587+
DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
3588+
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
3589+
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
3590+
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
3591+
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
3592+
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
3593+
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
3594+
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
3595+
DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
35963596
};
35973597

35983598
static int gcc_sdm845_probe(struct platform_device *pdev)

0 commit comments

Comments
 (0)