Skip to content

Commit 2a210e6

Browse files
committed
Merge tag 'drm-intel-fixes-2023-03-15' of git://anongit.freedesktop.org/drm/drm-intel into drm-fixes
drm/i915 fixes for v6.3-rc3: - Fix hwmon PL1 power limit enabling - Fix audio ELD handling for DP MST - Fix PSR io and wake line calculations - Fix DG2 HDMI modes with 267.30 and 319.89 MHz pixel clocks - Fix SSEU subslice out-of-bounds access - Fix misuse of non-idle barriers as fence trackers Signed-off-by: Dave Airlie <[email protected]> From: Jani Nikula <[email protected]> Link: https://patchwork.freedesktop.org/patch/msgid/[email protected]
2 parents bcd9d56 + e0e6b41 commit 2a210e6

File tree

7 files changed

+161
-38
lines changed

7 files changed

+161
-38
lines changed

drivers/gpu/drm/i915/display/intel_display_types.h

Lines changed: 2 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -1631,6 +1631,8 @@ struct intel_psr {
16311631
bool psr2_sel_fetch_cff_enabled;
16321632
bool req_psr2_sdp_prior_scanline;
16331633
u8 sink_sync_latency;
1634+
u8 io_wake_lines;
1635+
u8 fast_wake_lines;
16341636
ktime_t last_entry_attempt;
16351637
ktime_t last_exit;
16361638
bool sink_not_reliable;

drivers/gpu/drm/i915/display/intel_dp_mst.c

Lines changed: 16 additions & 9 deletions
Original file line numberDiff line numberDiff line change
@@ -265,17 +265,26 @@ static int intel_dp_mst_update_slots(struct intel_encoder *encoder,
265265
return 0;
266266
}
267267

268+
static bool intel_dp_mst_has_audio(const struct drm_connector_state *conn_state)
269+
{
270+
const struct intel_digital_connector_state *intel_conn_state =
271+
to_intel_digital_connector_state(conn_state);
272+
struct intel_connector *connector =
273+
to_intel_connector(conn_state->connector);
274+
275+
if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
276+
return connector->port->has_audio;
277+
else
278+
return intel_conn_state->force_audio == HDMI_AUDIO_ON;
279+
}
280+
268281
static int intel_dp_mst_compute_config(struct intel_encoder *encoder,
269282
struct intel_crtc_state *pipe_config,
270283
struct drm_connector_state *conn_state)
271284
{
272285
struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
273286
struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
274287
struct intel_dp *intel_dp = &intel_mst->primary->dp;
275-
struct intel_connector *connector =
276-
to_intel_connector(conn_state->connector);
277-
struct intel_digital_connector_state *intel_conn_state =
278-
to_intel_digital_connector_state(conn_state);
279288
const struct drm_display_mode *adjusted_mode =
280289
&pipe_config->hw.adjusted_mode;
281290
struct link_config_limits limits;
@@ -287,11 +296,9 @@ static int intel_dp_mst_compute_config(struct intel_encoder *encoder,
287296
pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
288297
pipe_config->has_pch_encoder = false;
289298

290-
if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
291-
pipe_config->has_audio = connector->port->has_audio;
292-
else
293-
pipe_config->has_audio =
294-
intel_conn_state->force_audio == HDMI_AUDIO_ON;
299+
pipe_config->has_audio =
300+
intel_dp_mst_has_audio(conn_state) &&
301+
intel_audio_compute_config(encoder, pipe_config, conn_state);
295302

296303
/*
297304
* for MST we always configure max link bw - the spec doesn't

drivers/gpu/drm/i915/display/intel_psr.c

Lines changed: 61 additions & 17 deletions
Original file line numberDiff line numberDiff line change
@@ -542,6 +542,14 @@ static void hsw_activate_psr2(struct intel_dp *intel_dp)
542542
val |= EDP_PSR2_FRAME_BEFORE_SU(max_t(u8, intel_dp->psr.sink_sync_latency + 1, 2));
543543
val |= intel_psr2_get_tp_time(intel_dp);
544544

545+
if (DISPLAY_VER(dev_priv) >= 12) {
546+
if (intel_dp->psr.io_wake_lines < 9 &&
547+
intel_dp->psr.fast_wake_lines < 9)
548+
val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
549+
else
550+
val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_3;
551+
}
552+
545553
/* Wa_22012278275:adl-p */
546554
if (IS_ADLP_DISPLAY_STEP(dev_priv, STEP_A0, STEP_E0)) {
547555
static const u8 map[] = {
@@ -558,31 +566,21 @@ static void hsw_activate_psr2(struct intel_dp *intel_dp)
558566
* Still using the default IO_BUFFER_WAKE and FAST_WAKE, see
559567
* comments bellow for more information
560568
*/
561-
u32 tmp, lines = 7;
562-
563-
val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
569+
u32 tmp;
564570

565-
tmp = map[lines - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES];
571+
tmp = map[intel_dp->psr.io_wake_lines - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES];
566572
tmp = tmp << TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT;
567573
val |= tmp;
568574

569-
tmp = map[lines - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES];
575+
tmp = map[intel_dp->psr.fast_wake_lines - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES];
570576
tmp = tmp << TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT;
571577
val |= tmp;
572578
} else if (DISPLAY_VER(dev_priv) >= 12) {
573-
/*
574-
* TODO: 7 lines of IO_BUFFER_WAKE and FAST_WAKE are default
575-
* values from BSpec. In order to setting an optimal power
576-
* consumption, lower than 4k resolution mode needs to decrease
577-
* IO_BUFFER_WAKE and FAST_WAKE. And higher than 4K resolution
578-
* mode needs to increase IO_BUFFER_WAKE and FAST_WAKE.
579-
*/
580-
val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
581-
val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(7);
582-
val |= TGL_EDP_PSR2_FAST_WAKE(7);
579+
val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(intel_dp->psr.io_wake_lines);
580+
val |= TGL_EDP_PSR2_FAST_WAKE(intel_dp->psr.fast_wake_lines);
583581
} else if (DISPLAY_VER(dev_priv) >= 9) {
584-
val |= EDP_PSR2_IO_BUFFER_WAKE(7);
585-
val |= EDP_PSR2_FAST_WAKE(7);
582+
val |= EDP_PSR2_IO_BUFFER_WAKE(intel_dp->psr.io_wake_lines);
583+
val |= EDP_PSR2_FAST_WAKE(intel_dp->psr.fast_wake_lines);
586584
}
587585

588586
if (intel_dp->psr.req_psr2_sdp_prior_scanline)
@@ -842,6 +840,46 @@ static bool _compute_psr2_sdp_prior_scanline_indication(struct intel_dp *intel_d
842840
return true;
843841
}
844842

843+
static bool _compute_psr2_wake_times(struct intel_dp *intel_dp,
844+
struct intel_crtc_state *crtc_state)
845+
{
846+
struct drm_i915_private *i915 = dp_to_i915(intel_dp);
847+
int io_wake_lines, io_wake_time, fast_wake_lines, fast_wake_time;
848+
u8 max_wake_lines;
849+
850+
if (DISPLAY_VER(i915) >= 12) {
851+
io_wake_time = 42;
852+
/*
853+
* According to Bspec it's 42us, but based on testing
854+
* it is not enough -> use 45 us.
855+
*/
856+
fast_wake_time = 45;
857+
max_wake_lines = 12;
858+
} else {
859+
io_wake_time = 50;
860+
fast_wake_time = 32;
861+
max_wake_lines = 8;
862+
}
863+
864+
io_wake_lines = intel_usecs_to_scanlines(
865+
&crtc_state->uapi.adjusted_mode, io_wake_time);
866+
fast_wake_lines = intel_usecs_to_scanlines(
867+
&crtc_state->uapi.adjusted_mode, fast_wake_time);
868+
869+
if (io_wake_lines > max_wake_lines ||
870+
fast_wake_lines > max_wake_lines)
871+
return false;
872+
873+
if (i915->params.psr_safest_params)
874+
io_wake_lines = fast_wake_lines = max_wake_lines;
875+
876+
/* According to Bspec lower limit should be set as 7 lines. */
877+
intel_dp->psr.io_wake_lines = max(io_wake_lines, 7);
878+
intel_dp->psr.fast_wake_lines = max(fast_wake_lines, 7);
879+
880+
return true;
881+
}
882+
845883
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
846884
struct intel_crtc_state *crtc_state)
847885
{
@@ -936,6 +974,12 @@ static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
936974
return false;
937975
}
938976

977+
if (!_compute_psr2_wake_times(intel_dp, crtc_state)) {
978+
drm_dbg_kms(&dev_priv->drm,
979+
"PSR2 not enabled, Unable to use long enough wake times\n");
980+
return false;
981+
}
982+
939983
if (HAS_PSR2_SEL_FETCH(dev_priv)) {
940984
if (!intel_psr2_sel_fetch_config_valid(intel_dp, crtc_state) &&
941985
!HAS_PSR_HW_TRACKING(dev_priv)) {

drivers/gpu/drm/i915/display/intel_snps_phy.c

Lines changed: 62 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -1419,6 +1419,36 @@ static const struct intel_mpllb_state dg2_hdmi_262750 = {
14191419
REG_FIELD_PREP(SNPS_PHY_MPLLB_SSC_UP_SPREAD, 1),
14201420
};
14211421

1422+
static const struct intel_mpllb_state dg2_hdmi_267300 = {
1423+
.clock = 267300,
1424+
.ref_control =
1425+
REG_FIELD_PREP(SNPS_PHY_REF_CONTROL_REF_RANGE, 3),
1426+
.mpllb_cp =
1427+
REG_FIELD_PREP(SNPS_PHY_MPLLB_CP_INT, 7) |
1428+
REG_FIELD_PREP(SNPS_PHY_MPLLB_CP_PROP, 14) |
1429+
REG_FIELD_PREP(SNPS_PHY_MPLLB_CP_INT_GS, 64) |
1430+
REG_FIELD_PREP(SNPS_PHY_MPLLB_CP_PROP_GS, 124),
1431+
.mpllb_div =
1432+
REG_FIELD_PREP(SNPS_PHY_MPLLB_DIV5_CLK_EN, 1) |
1433+
REG_FIELD_PREP(SNPS_PHY_MPLLB_TX_CLK_DIV, 1) |
1434+
REG_FIELD_PREP(SNPS_PHY_MPLLB_PMIX_EN, 1) |
1435+
REG_FIELD_PREP(SNPS_PHY_MPLLB_V2I, 2) |
1436+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FREQ_VCO, 3),
1437+
.mpllb_div2 =
1438+
REG_FIELD_PREP(SNPS_PHY_MPLLB_REF_CLK_DIV, 1) |
1439+
REG_FIELD_PREP(SNPS_PHY_MPLLB_MULTIPLIER, 74) |
1440+
REG_FIELD_PREP(SNPS_PHY_MPLLB_HDMI_DIV, 1),
1441+
.mpllb_fracn1 =
1442+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_CGG_UPDATE_EN, 1) |
1443+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_EN, 1) |
1444+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_DEN, 65535),
1445+
.mpllb_fracn2 =
1446+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_QUOT, 30146) |
1447+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_REM, 36699),
1448+
.mpllb_sscen =
1449+
REG_FIELD_PREP(SNPS_PHY_MPLLB_SSC_UP_SPREAD, 1),
1450+
};
1451+
14221452
static const struct intel_mpllb_state dg2_hdmi_268500 = {
14231453
.clock = 268500,
14241454
.ref_control =
@@ -1509,6 +1539,36 @@ static const struct intel_mpllb_state dg2_hdmi_241500 = {
15091539
REG_FIELD_PREP(SNPS_PHY_MPLLB_SSC_UP_SPREAD, 1),
15101540
};
15111541

1542+
static const struct intel_mpllb_state dg2_hdmi_319890 = {
1543+
.clock = 319890,
1544+
.ref_control =
1545+
REG_FIELD_PREP(SNPS_PHY_REF_CONTROL_REF_RANGE, 3),
1546+
.mpllb_cp =
1547+
REG_FIELD_PREP(SNPS_PHY_MPLLB_CP_INT, 6) |
1548+
REG_FIELD_PREP(SNPS_PHY_MPLLB_CP_PROP, 14) |
1549+
REG_FIELD_PREP(SNPS_PHY_MPLLB_CP_INT_GS, 64) |
1550+
REG_FIELD_PREP(SNPS_PHY_MPLLB_CP_PROP_GS, 124),
1551+
.mpllb_div =
1552+
REG_FIELD_PREP(SNPS_PHY_MPLLB_DIV5_CLK_EN, 1) |
1553+
REG_FIELD_PREP(SNPS_PHY_MPLLB_TX_CLK_DIV, 1) |
1554+
REG_FIELD_PREP(SNPS_PHY_MPLLB_PMIX_EN, 1) |
1555+
REG_FIELD_PREP(SNPS_PHY_MPLLB_V2I, 2) |
1556+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FREQ_VCO, 2),
1557+
.mpllb_div2 =
1558+
REG_FIELD_PREP(SNPS_PHY_MPLLB_REF_CLK_DIV, 1) |
1559+
REG_FIELD_PREP(SNPS_PHY_MPLLB_MULTIPLIER, 94) |
1560+
REG_FIELD_PREP(SNPS_PHY_MPLLB_HDMI_DIV, 1),
1561+
.mpllb_fracn1 =
1562+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_CGG_UPDATE_EN, 1) |
1563+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_EN, 1) |
1564+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_DEN, 65535),
1565+
.mpllb_fracn2 =
1566+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_QUOT, 64094) |
1567+
REG_FIELD_PREP(SNPS_PHY_MPLLB_FRACN_REM, 13631),
1568+
.mpllb_sscen =
1569+
REG_FIELD_PREP(SNPS_PHY_MPLLB_SSC_UP_SPREAD, 1),
1570+
};
1571+
15121572
static const struct intel_mpllb_state dg2_hdmi_497750 = {
15131573
.clock = 497750,
15141574
.ref_control =
@@ -1696,8 +1756,10 @@ static const struct intel_mpllb_state * const dg2_hdmi_tables[] = {
16961756
&dg2_hdmi_209800,
16971757
&dg2_hdmi_241500,
16981758
&dg2_hdmi_262750,
1759+
&dg2_hdmi_267300,
16991760
&dg2_hdmi_268500,
17001761
&dg2_hdmi_296703,
1762+
&dg2_hdmi_319890,
17011763
&dg2_hdmi_497750,
17021764
&dg2_hdmi_592000,
17031765
&dg2_hdmi_593407,

drivers/gpu/drm/i915/gt/intel_sseu.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -27,7 +27,7 @@ struct drm_printer;
2727
* is only relevant to pre-Xe_HP platforms (Xe_HP and beyond use the
2828
* I915_MAX_SS_FUSE_BITS value below).
2929
*/
30-
#define GEN_MAX_SS_PER_HSW_SLICE 6
30+
#define GEN_MAX_SS_PER_HSW_SLICE 8
3131

3232
/*
3333
* Maximum number of 32-bit registers used by hardware to express the

drivers/gpu/drm/i915/i915_active.c

Lines changed: 14 additions & 11 deletions
Original file line numberDiff line numberDiff line change
@@ -422,12 +422,12 @@ replace_barrier(struct i915_active *ref, struct i915_active_fence *active)
422422
* we can use it to substitute for the pending idle-barrer
423423
* request that we want to emit on the kernel_context.
424424
*/
425-
__active_del_barrier(ref, node_from_active(active));
426-
return true;
425+
return __active_del_barrier(ref, node_from_active(active));
427426
}
428427

429428
int i915_active_add_request(struct i915_active *ref, struct i915_request *rq)
430429
{
430+
u64 idx = i915_request_timeline(rq)->fence_context;
431431
struct dma_fence *fence = &rq->fence;
432432
struct i915_active_fence *active;
433433
int err;
@@ -437,16 +437,19 @@ int i915_active_add_request(struct i915_active *ref, struct i915_request *rq)
437437
if (err)
438438
return err;
439439

440-
active = active_instance(ref, i915_request_timeline(rq)->fence_context);
441-
if (!active) {
442-
err = -ENOMEM;
443-
goto out;
444-
}
440+
do {
441+
active = active_instance(ref, idx);
442+
if (!active) {
443+
err = -ENOMEM;
444+
goto out;
445+
}
446+
447+
if (replace_barrier(ref, active)) {
448+
RCU_INIT_POINTER(active->fence, NULL);
449+
atomic_dec(&ref->count);
450+
}
451+
} while (unlikely(is_barrier(active)));
445452

446-
if (replace_barrier(ref, active)) {
447-
RCU_INIT_POINTER(active->fence, NULL);
448-
atomic_dec(&ref->count);
449-
}
450453
if (!__i915_active_fence_set(active, fence))
451454
__i915_active_acquire(ref);
452455

drivers/gpu/drm/i915/i915_hwmon.c

Lines changed: 5 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -687,6 +687,11 @@ hwm_get_preregistration_info(struct drm_i915_private *i915)
687687
for_each_gt(gt, i915, i)
688688
hwm_energy(&hwmon->ddat_gt[i], &energy);
689689
}
690+
691+
/* Enable PL1 power limit */
692+
if (i915_mmio_reg_valid(hwmon->rg.pkg_rapl_limit))
693+
hwm_locked_with_pm_intel_uncore_rmw(ddat, hwmon->rg.pkg_rapl_limit,
694+
PKG_PWR_LIM_1_EN, PKG_PWR_LIM_1_EN);
690695
}
691696

692697
void i915_hwmon_register(struct drm_i915_private *i915)

0 commit comments

Comments
 (0)