Skip to content

Commit 347fafe

Browse files
Yang Wangalexdeucher
authored andcommitted
drm/amdgpu: fix mmhub register base coding error
fix MMHUB register base coding error. Fixes: ec68375 ("drm/amdgpu/gmc10: program the smallK fragment size") Signed-off-by: Yang Wang <[email protected]> Reviewed-by: Hawking Zhang <[email protected]> Reviewed-by: Christian König <[email protected]> Signed-off-by: Alex Deucher <[email protected]> Cc: [email protected]
1 parent 2aecbe4 commit 347fafe

File tree

5 files changed

+5
-5
lines changed

5 files changed

+5
-5
lines changed

drivers/gpu/drm/amd/amdgpu/mmhub_v2_0.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -319,7 +319,7 @@ static void mmhub_v2_0_init_cache_regs(struct amdgpu_device *adev)
319319

320320
tmp = mmMMVM_L2_CNTL5_DEFAULT;
321321
tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL5, L2_CACHE_SMALLK_FRAGMENT_SIZE, 0);
322-
WREG32_SOC15(GC, 0, mmMMVM_L2_CNTL5, tmp);
322+
WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL5, tmp);
323323
}
324324

325325
static void mmhub_v2_0_enable_system_domain(struct amdgpu_device *adev)

drivers/gpu/drm/amd/amdgpu/mmhub_v2_3.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -243,7 +243,7 @@ static void mmhub_v2_3_init_cache_regs(struct amdgpu_device *adev)
243243

244244
tmp = mmMMVM_L2_CNTL5_DEFAULT;
245245
tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL5, L2_CACHE_SMALLK_FRAGMENT_SIZE, 0);
246-
WREG32_SOC15(GC, 0, mmMMVM_L2_CNTL5, tmp);
246+
WREG32_SOC15(MMHUB, 0, mmMMVM_L2_CNTL5, tmp);
247247
}
248248

249249
static void mmhub_v2_3_enable_system_domain(struct amdgpu_device *adev)

drivers/gpu/drm/amd/amdgpu/mmhub_v3_0.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -275,7 +275,7 @@ static void mmhub_v3_0_init_cache_regs(struct amdgpu_device *adev)
275275

276276
tmp = regMMVM_L2_CNTL5_DEFAULT;
277277
tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL5, L2_CACHE_SMALLK_FRAGMENT_SIZE, 0);
278-
WREG32_SOC15(GC, 0, regMMVM_L2_CNTL5, tmp);
278+
WREG32_SOC15(MMHUB, 0, regMMVM_L2_CNTL5, tmp);
279279
}
280280

281281
static void mmhub_v3_0_enable_system_domain(struct amdgpu_device *adev)

drivers/gpu/drm/amd/amdgpu/mmhub_v3_0_1.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -269,7 +269,7 @@ static void mmhub_v3_0_1_init_cache_regs(struct amdgpu_device *adev)
269269

270270
tmp = regMMVM_L2_CNTL5_DEFAULT;
271271
tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL5, L2_CACHE_SMALLK_FRAGMENT_SIZE, 0);
272-
WREG32_SOC15(GC, 0, regMMVM_L2_CNTL5, tmp);
272+
WREG32_SOC15(MMHUB, 0, regMMVM_L2_CNTL5, tmp);
273273
}
274274

275275
static void mmhub_v3_0_1_enable_system_domain(struct amdgpu_device *adev)

drivers/gpu/drm/amd/amdgpu/mmhub_v3_0_2.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -268,7 +268,7 @@ static void mmhub_v3_0_2_init_cache_regs(struct amdgpu_device *adev)
268268

269269
tmp = regMMVM_L2_CNTL5_DEFAULT;
270270
tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL5, L2_CACHE_SMALLK_FRAGMENT_SIZE, 0);
271-
WREG32_SOC15(GC, 0, regMMVM_L2_CNTL5, tmp);
271+
WREG32_SOC15(MMHUB, 0, regMMVM_L2_CNTL5, tmp);
272272
}
273273

274274
static void mmhub_v3_0_2_enable_system_domain(struct amdgpu_device *adev)

0 commit comments

Comments
 (0)