Skip to content

Commit 34cf9a8

Browse files
committed
pinctrl: renesas: r8a779g0: Fix alignment in GPSR[678]_* macros
The alignment of the second column in the definitions of the GPSR[678]_* macros does not match the alignment used in other definitions. Fix this to improve uniformity. Signed-off-by: Geert Uytterhoeven <[email protected]> Link: https://lore.kernel.org/r/9424a0e7f6d66a94d333df9fdc5cdf3b7defb8f5.1669036423.git.geert+renesas@glider.be
1 parent 1b929c0 commit 34cf9a8

File tree

1 file changed

+56
-56
lines changed

1 file changed

+56
-56
lines changed

drivers/pinctrl/renesas/pfc-r8a779g0.c

Lines changed: 56 additions & 56 deletions
Original file line numberDiff line numberDiff line change
@@ -206,66 +206,66 @@
206206
#define GPSR5_0 FM(AVB2_AVTP_PPS)
207207

208208
/* GPSR 6 */
209-
#define GPSR6_20 F_(AVB1_TXCREFCLK, IP2SR6_19_16)
210-
#define GPSR6_19 F_(AVB1_RD3, IP2SR6_15_12)
211-
#define GPSR6_18 F_(AVB1_TD3, IP2SR6_11_8)
212-
#define GPSR6_17 F_(AVB1_RD2, IP2SR6_7_4)
213-
#define GPSR6_16 F_(AVB1_TD2, IP2SR6_3_0)
214-
#define GPSR6_15 F_(AVB1_RD0, IP1SR6_31_28)
215-
#define GPSR6_14 F_(AVB1_RD1, IP1SR6_27_24)
216-
#define GPSR6_13 F_(AVB1_TD0, IP1SR6_23_20)
217-
#define GPSR6_12 F_(AVB1_TD1, IP1SR6_19_16)
218-
#define GPSR6_11 F_(AVB1_AVTP_CAPTURE, IP1SR6_15_12)
219-
#define GPSR6_10 F_(AVB1_AVTP_PPS, IP1SR6_11_8)
220-
#define GPSR6_9 F_(AVB1_RX_CTL, IP1SR6_7_4)
221-
#define GPSR6_8 F_(AVB1_RXC, IP1SR6_3_0)
222-
#define GPSR6_7 F_(AVB1_TX_CTL, IP0SR6_31_28)
223-
#define GPSR6_6 F_(AVB1_TXC, IP0SR6_27_24)
224-
#define GPSR6_5 F_(AVB1_AVTP_MATCH, IP0SR6_23_20)
225-
#define GPSR6_4 F_(AVB1_LINK, IP0SR6_19_16)
226-
#define GPSR6_3 F_(AVB1_PHY_INT, IP0SR6_15_12)
227-
#define GPSR6_2 F_(AVB1_MDC, IP0SR6_11_8)
228-
#define GPSR6_1 F_(AVB1_MAGIC, IP0SR6_7_4)
229-
#define GPSR6_0 F_(AVB1_MDIO, IP0SR6_3_0)
209+
#define GPSR6_20 F_(AVB1_TXCREFCLK, IP2SR6_19_16)
210+
#define GPSR6_19 F_(AVB1_RD3, IP2SR6_15_12)
211+
#define GPSR6_18 F_(AVB1_TD3, IP2SR6_11_8)
212+
#define GPSR6_17 F_(AVB1_RD2, IP2SR6_7_4)
213+
#define GPSR6_16 F_(AVB1_TD2, IP2SR6_3_0)
214+
#define GPSR6_15 F_(AVB1_RD0, IP1SR6_31_28)
215+
#define GPSR6_14 F_(AVB1_RD1, IP1SR6_27_24)
216+
#define GPSR6_13 F_(AVB1_TD0, IP1SR6_23_20)
217+
#define GPSR6_12 F_(AVB1_TD1, IP1SR6_19_16)
218+
#define GPSR6_11 F_(AVB1_AVTP_CAPTURE, IP1SR6_15_12)
219+
#define GPSR6_10 F_(AVB1_AVTP_PPS, IP1SR6_11_8)
220+
#define GPSR6_9 F_(AVB1_RX_CTL, IP1SR6_7_4)
221+
#define GPSR6_8 F_(AVB1_RXC, IP1SR6_3_0)
222+
#define GPSR6_7 F_(AVB1_TX_CTL, IP0SR6_31_28)
223+
#define GPSR6_6 F_(AVB1_TXC, IP0SR6_27_24)
224+
#define GPSR6_5 F_(AVB1_AVTP_MATCH, IP0SR6_23_20)
225+
#define GPSR6_4 F_(AVB1_LINK, IP0SR6_19_16)
226+
#define GPSR6_3 F_(AVB1_PHY_INT, IP0SR6_15_12)
227+
#define GPSR6_2 F_(AVB1_MDC, IP0SR6_11_8)
228+
#define GPSR6_1 F_(AVB1_MAGIC, IP0SR6_7_4)
229+
#define GPSR6_0 F_(AVB1_MDIO, IP0SR6_3_0)
230230

231231
/* GPSR7 */
232-
#define GPSR7_20 F_(AVB0_RX_CTL, IP2SR7_19_16)
233-
#define GPSR7_19 F_(AVB0_RXC, IP2SR7_15_12)
234-
#define GPSR7_18 F_(AVB0_RD0, IP2SR7_11_8)
235-
#define GPSR7_17 F_(AVB0_RD1, IP2SR7_7_4)
236-
#define GPSR7_16 F_(AVB0_TX_CTL, IP2SR7_3_0)
237-
#define GPSR7_15 F_(AVB0_TXC, IP1SR7_31_28)
238-
#define GPSR7_14 F_(AVB0_MDIO, IP1SR7_27_24)
239-
#define GPSR7_13 F_(AVB0_MDC, IP1SR7_23_20)
240-
#define GPSR7_12 F_(AVB0_RD2, IP1SR7_19_16)
241-
#define GPSR7_11 F_(AVB0_TD0, IP1SR7_15_12)
242-
#define GPSR7_10 F_(AVB0_MAGIC, IP1SR7_11_8)
243-
#define GPSR7_9 F_(AVB0_TXCREFCLK, IP1SR7_7_4)
244-
#define GPSR7_8 F_(AVB0_RD3, IP1SR7_3_0)
245-
#define GPSR7_7 F_(AVB0_TD1, IP0SR7_31_28)
246-
#define GPSR7_6 F_(AVB0_TD2, IP0SR7_27_24)
247-
#define GPSR7_5 F_(AVB0_PHY_INT, IP0SR7_23_20)
248-
#define GPSR7_4 F_(AVB0_LINK, IP0SR7_19_16)
249-
#define GPSR7_3 F_(AVB0_TD3, IP0SR7_15_12)
250-
#define GPSR7_2 F_(AVB0_AVTP_MATCH, IP0SR7_11_8)
251-
#define GPSR7_1 F_(AVB0_AVTP_CAPTURE, IP0SR7_7_4)
252-
#define GPSR7_0 F_(AVB0_AVTP_PPS, IP0SR7_3_0)
232+
#define GPSR7_20 F_(AVB0_RX_CTL, IP2SR7_19_16)
233+
#define GPSR7_19 F_(AVB0_RXC, IP2SR7_15_12)
234+
#define GPSR7_18 F_(AVB0_RD0, IP2SR7_11_8)
235+
#define GPSR7_17 F_(AVB0_RD1, IP2SR7_7_4)
236+
#define GPSR7_16 F_(AVB0_TX_CTL, IP2SR7_3_0)
237+
#define GPSR7_15 F_(AVB0_TXC, IP1SR7_31_28)
238+
#define GPSR7_14 F_(AVB0_MDIO, IP1SR7_27_24)
239+
#define GPSR7_13 F_(AVB0_MDC, IP1SR7_23_20)
240+
#define GPSR7_12 F_(AVB0_RD2, IP1SR7_19_16)
241+
#define GPSR7_11 F_(AVB0_TD0, IP1SR7_15_12)
242+
#define GPSR7_10 F_(AVB0_MAGIC, IP1SR7_11_8)
243+
#define GPSR7_9 F_(AVB0_TXCREFCLK, IP1SR7_7_4)
244+
#define GPSR7_8 F_(AVB0_RD3, IP1SR7_3_0)
245+
#define GPSR7_7 F_(AVB0_TD1, IP0SR7_31_28)
246+
#define GPSR7_6 F_(AVB0_TD2, IP0SR7_27_24)
247+
#define GPSR7_5 F_(AVB0_PHY_INT, IP0SR7_23_20)
248+
#define GPSR7_4 F_(AVB0_LINK, IP0SR7_19_16)
249+
#define GPSR7_3 F_(AVB0_TD3, IP0SR7_15_12)
250+
#define GPSR7_2 F_(AVB0_AVTP_MATCH, IP0SR7_11_8)
251+
#define GPSR7_1 F_(AVB0_AVTP_CAPTURE, IP0SR7_7_4)
252+
#define GPSR7_0 F_(AVB0_AVTP_PPS, IP0SR7_3_0)
253253

254254
/* GPSR8 */
255-
#define GPSR8_13 F_(GP8_13, IP1SR8_23_20)
256-
#define GPSR8_12 F_(GP8_12, IP1SR8_19_16)
257-
#define GPSR8_11 F_(SDA5, IP1SR8_15_12)
258-
#define GPSR8_10 F_(SCL5, IP1SR8_11_8)
259-
#define GPSR8_9 F_(SDA4, IP1SR8_7_4)
260-
#define GPSR8_8 F_(SCL4, IP1SR8_3_0)
261-
#define GPSR8_7 F_(SDA3, IP0SR8_31_28)
262-
#define GPSR8_6 F_(SCL3, IP0SR8_27_24)
263-
#define GPSR8_5 F_(SDA2, IP0SR8_23_20)
264-
#define GPSR8_4 F_(SCL2, IP0SR8_19_16)
265-
#define GPSR8_3 F_(SDA1, IP0SR8_15_12)
266-
#define GPSR8_2 F_(SCL1, IP0SR8_11_8)
267-
#define GPSR8_1 F_(SDA0, IP0SR8_7_4)
268-
#define GPSR8_0 F_(SCL0, IP0SR8_3_0)
255+
#define GPSR8_13 F_(GP8_13, IP1SR8_23_20)
256+
#define GPSR8_12 F_(GP8_12, IP1SR8_19_16)
257+
#define GPSR8_11 F_(SDA5, IP1SR8_15_12)
258+
#define GPSR8_10 F_(SCL5, IP1SR8_11_8)
259+
#define GPSR8_9 F_(SDA4, IP1SR8_7_4)
260+
#define GPSR8_8 F_(SCL4, IP1SR8_3_0)
261+
#define GPSR8_7 F_(SDA3, IP0SR8_31_28)
262+
#define GPSR8_6 F_(SCL3, IP0SR8_27_24)
263+
#define GPSR8_5 F_(SDA2, IP0SR8_23_20)
264+
#define GPSR8_4 F_(SCL2, IP0SR8_19_16)
265+
#define GPSR8_3 F_(SDA1, IP0SR8_15_12)
266+
#define GPSR8_2 F_(SCL1, IP0SR8_11_8)
267+
#define GPSR8_1 F_(SDA0, IP0SR8_7_4)
268+
#define GPSR8_0 F_(SCL0, IP0SR8_3_0)
269269

270270
/* SR0 */
271271
/* IP0SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */

0 commit comments

Comments
 (0)