|
226 | 226 | #define R9A07G054_TSU_PRESETN 83
|
227 | 227 | #define R9A07G054_STPAI_ARESETN 84
|
228 | 228 |
|
| 229 | +/* Power domain IDs. */ |
| 230 | +#define R9A07G054_PD_ALWAYS_ON 0 |
| 231 | +#define R9A07G054_PD_GIC 1 |
| 232 | +#define R9A07G054_PD_IA55 2 |
| 233 | +#define R9A07G054_PD_MHU 3 |
| 234 | +#define R9A07G054_PD_CORESIGHT 4 |
| 235 | +#define R9A07G054_PD_SYC 5 |
| 236 | +#define R9A07G054_PD_DMAC 6 |
| 237 | +#define R9A07G054_PD_GTM0 7 |
| 238 | +#define R9A07G054_PD_GTM1 8 |
| 239 | +#define R9A07G054_PD_GTM2 9 |
| 240 | +#define R9A07G054_PD_MTU 10 |
| 241 | +#define R9A07G054_PD_POE3 11 |
| 242 | +#define R9A07G054_PD_GPT 12 |
| 243 | +#define R9A07G054_PD_POEGA 13 |
| 244 | +#define R9A07G054_PD_POEGB 14 |
| 245 | +#define R9A07G054_PD_POEGC 15 |
| 246 | +#define R9A07G054_PD_POEGD 16 |
| 247 | +#define R9A07G054_PD_WDT0 17 |
| 248 | +#define R9A07G054_PD_WDT1 18 |
| 249 | +#define R9A07G054_PD_SPI 19 |
| 250 | +#define R9A07G054_PD_SDHI0 20 |
| 251 | +#define R9A07G054_PD_SDHI1 21 |
| 252 | +#define R9A07G054_PD_3DGE 22 |
| 253 | +#define R9A07G054_PD_ISU 23 |
| 254 | +#define R9A07G054_PD_VCPL4 24 |
| 255 | +#define R9A07G054_PD_CRU 25 |
| 256 | +#define R9A07G054_PD_MIPI_DSI 26 |
| 257 | +#define R9A07G054_PD_LCDC 27 |
| 258 | +#define R9A07G054_PD_SSI0 28 |
| 259 | +#define R9A07G054_PD_SSI1 29 |
| 260 | +#define R9A07G054_PD_SSI2 30 |
| 261 | +#define R9A07G054_PD_SSI3 31 |
| 262 | +#define R9A07G054_PD_SRC 32 |
| 263 | +#define R9A07G054_PD_USB0 33 |
| 264 | +#define R9A07G054_PD_USB1 34 |
| 265 | +#define R9A07G054_PD_USB_PHY 35 |
| 266 | +#define R9A07G054_PD_ETHER0 36 |
| 267 | +#define R9A07G054_PD_ETHER1 37 |
| 268 | +#define R9A07G054_PD_I2C0 38 |
| 269 | +#define R9A07G054_PD_I2C1 39 |
| 270 | +#define R9A07G054_PD_I2C2 40 |
| 271 | +#define R9A07G054_PD_I2C3 41 |
| 272 | +#define R9A07G054_PD_SCIF0 42 |
| 273 | +#define R9A07G054_PD_SCIF1 43 |
| 274 | +#define R9A07G054_PD_SCIF2 44 |
| 275 | +#define R9A07G054_PD_SCIF3 45 |
| 276 | +#define R9A07G054_PD_SCIF4 46 |
| 277 | +#define R9A07G054_PD_SCI0 47 |
| 278 | +#define R9A07G054_PD_SCI1 48 |
| 279 | +#define R9A07G054_PD_IRDA 49 |
| 280 | +#define R9A07G054_PD_RSPI0 50 |
| 281 | +#define R9A07G054_PD_RSPI1 51 |
| 282 | +#define R9A07G054_PD_RSPI2 52 |
| 283 | +#define R9A07G054_PD_CANFD 53 |
| 284 | +#define R9A07G054_PD_ADC 54 |
| 285 | +#define R9A07G054_PD_TSU 55 |
| 286 | + |
229 | 287 | #endif /* __DT_BINDINGS_CLOCK_R9A07G054_CPG_H__ */
|
0 commit comments