Skip to content

Commit 6f48c6f

Browse files
cristiccmmind
authored andcommitted
arm64: dts: rockchip: Add I2S rk3588 nodes
In addition to the five I2S/PCM/TDM controllers and the two I2S/PCM controllers shared between the RK3588 and RK3588S SoCs, RK3588 provides another group of four I2S/PCM/TDM controllers. Add the DT nodes corresponding to the additional controllers. Signed-off-by: Cristian Ciocaltea <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Heiko Stuebner <[email protected]>
1 parent 8ae112a commit 6f48c6f

File tree

1 file changed

+68
-0
lines changed

1 file changed

+68
-0
lines changed

arch/arm64/boot/dts/rockchip/rk3588.dtsi

Lines changed: 68 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -7,6 +7,74 @@
77
#include "rk3588-pinctrl.dtsi"
88

99
/ {
10+
i2s8_8ch: i2s@fddc8000 {
11+
compatible = "rockchip,rk3588-i2s-tdm";
12+
reg = <0x0 0xfddc8000 0x0 0x1000>;
13+
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH 0>;
14+
clocks = <&cru MCLK_I2S8_8CH_TX>, <&cru MCLK_I2S8_8CH_TX>, <&cru HCLK_I2S8_8CH>;
15+
clock-names = "mclk_tx", "mclk_rx", "hclk";
16+
assigned-clocks = <&cru CLK_I2S8_8CH_TX_SRC>;
17+
assigned-clock-parents = <&cru PLL_AUPLL>;
18+
dmas = <&dmac2 22>;
19+
dma-names = "tx";
20+
power-domains = <&power RK3588_PD_VO0>;
21+
resets = <&cru SRST_M_I2S8_8CH_TX>;
22+
reset-names = "tx-m";
23+
#sound-dai-cells = <0>;
24+
status = "disabled";
25+
};
26+
27+
i2s6_8ch: i2s@fddf4000 {
28+
compatible = "rockchip,rk3588-i2s-tdm";
29+
reg = <0x0 0xfddf4000 0x0 0x1000>;
30+
interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH 0>;
31+
clocks = <&cru MCLK_I2S6_8CH_TX>, <&cru MCLK_I2S6_8CH_TX>, <&cru HCLK_I2S6_8CH>;
32+
clock-names = "mclk_tx", "mclk_rx", "hclk";
33+
assigned-clocks = <&cru CLK_I2S6_8CH_TX_SRC>;
34+
assigned-clock-parents = <&cru PLL_AUPLL>;
35+
dmas = <&dmac2 4>;
36+
dma-names = "tx";
37+
power-domains = <&power RK3588_PD_VO1>;
38+
resets = <&cru SRST_M_I2S6_8CH_TX>;
39+
reset-names = "tx-m";
40+
#sound-dai-cells = <0>;
41+
status = "disabled";
42+
};
43+
44+
i2s7_8ch: i2s@fddf8000 {
45+
compatible = "rockchip,rk3588-i2s-tdm";
46+
reg = <0x0 0xfddf8000 0x0 0x1000>;
47+
interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH 0>;
48+
clocks = <&cru MCLK_I2S7_8CH_RX>, <&cru MCLK_I2S7_8CH_RX>, <&cru HCLK_I2S7_8CH>;
49+
clock-names = "mclk_tx", "mclk_rx", "hclk";
50+
assigned-clocks = <&cru CLK_I2S7_8CH_RX_SRC>;
51+
assigned-clock-parents = <&cru PLL_AUPLL>;
52+
dmas = <&dmac2 21>;
53+
dma-names = "rx";
54+
power-domains = <&power RK3588_PD_VO1>;
55+
resets = <&cru SRST_M_I2S7_8CH_RX>;
56+
reset-names = "rx-m";
57+
#sound-dai-cells = <0>;
58+
status = "disabled";
59+
};
60+
61+
i2s10_8ch: i2s@fde00000 {
62+
compatible = "rockchip,rk3588-i2s-tdm";
63+
reg = <0x0 0xfde00000 0x0 0x1000>;
64+
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH 0>;
65+
clocks = <&cru MCLK_I2S10_8CH_RX>, <&cru MCLK_I2S10_8CH_RX>, <&cru HCLK_I2S10_8CH>;
66+
clock-names = "mclk_tx", "mclk_rx", "hclk";
67+
assigned-clocks = <&cru CLK_I2S10_8CH_RX_SRC>;
68+
assigned-clock-parents = <&cru PLL_AUPLL>;
69+
dmas = <&dmac2 24>;
70+
dma-names = "rx";
71+
power-domains = <&power RK3588_PD_VO1>;
72+
resets = <&cru SRST_M_I2S10_8CH_RX>;
73+
reset-names = "rx-m";
74+
#sound-dai-cells = <0>;
75+
status = "disabled";
76+
};
77+
1078
gmac0: ethernet@fe1b0000 {
1179
compatible = "rockchip,rk3588-gmac", "snps,dwmac-4.20a";
1280
reg = <0x0 0xfe1b0000 0x0 0x10000>;

0 commit comments

Comments
 (0)