Skip to content

Commit 7237b19

Browse files
icklejlahtine-intel
authored andcommitted
drm/i915/gt: Move ivb GT workarounds from init_clock_gating to workarounds
Rescue the GT workarounds from being buried inside init_clock_gating so that we remember to apply them after a GT reset, and that they are included in our verification that the workarounds are applied. Signed-off-by: Chris Wilson <[email protected]> Reviewed-by: Mika Kuoppala <[email protected]> Cc: [email protected] Link: https://patchwork.freedesktop.org/patch/msgid/[email protected] (cherry picked from commit 19f1f62) Signed-off-by: Joonas Lahtinen <[email protected]>
1 parent ef50fa9 commit 7237b19

File tree

3 files changed

+63
-49
lines changed

3 files changed

+63
-49
lines changed

drivers/gpu/drm/i915/gt/intel_workarounds.c

Lines changed: 62 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -692,6 +692,66 @@ int intel_engine_emit_ctx_wa(struct i915_request *rq)
692692
return 0;
693693
}
694694

695+
static void
696+
ivb_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
697+
{
698+
/* WaDisableEarlyCull:ivb */
699+
wa_masked_en(wal, _3D_CHICKEN3, _3D_CHICKEN_SF_DISABLE_OBJEND_CULL);
700+
701+
/* WaDisablePSDDualDispatchEnable:ivb */
702+
if (IS_IVB_GT1(i915))
703+
wa_masked_en(wal,
704+
GEN7_HALF_SLICE_CHICKEN1,
705+
GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE);
706+
707+
/* WaDisable_RenderCache_OperationalFlush:ivb */
708+
wa_masked_dis(wal, CACHE_MODE_0_GEN7, RC_OP_FLUSH_ENABLE);
709+
710+
/* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
711+
wa_masked_dis(wal,
712+
GEN7_COMMON_SLICE_CHICKEN1,
713+
GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
714+
715+
/* WaApplyL3ControlAndL3ChickenMode:ivb */
716+
wa_write(wal, GEN7_L3CNTLREG1, GEN7_WA_FOR_GEN7_L3_CONTROL);
717+
wa_write(wal, GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
718+
719+
/* WaForceL3Serialization:ivb */
720+
wa_write_clr(wal, GEN7_L3SQCREG4, L3SQ_URB_READ_CAM_MATCH_DISABLE);
721+
722+
/*
723+
* WaVSThreadDispatchOverride:ivb,vlv
724+
*
725+
* This actually overrides the dispatch
726+
* mode for all thread types.
727+
*/
728+
wa_write_masked_or(wal, GEN7_FF_THREAD_MODE,
729+
GEN7_FF_SCHED_MASK,
730+
GEN7_FF_TS_SCHED_HW |
731+
GEN7_FF_VS_SCHED_HW |
732+
GEN7_FF_DS_SCHED_HW);
733+
734+
if (0) { /* causes HiZ corruption on ivb:gt1 */
735+
/* enable HiZ Raw Stall Optimization */
736+
wa_masked_dis(wal, CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
737+
}
738+
739+
/* WaDisable4x2SubspanOptimization:ivb */
740+
wa_masked_en(wal, CACHE_MODE_1, PIXEL_SUBSPAN_COLLECT_OPT_DISABLE);
741+
742+
/*
743+
* BSpec recommends 8x4 when MSAA is used,
744+
* however in practice 16x4 seems fastest.
745+
*
746+
* Note that PS/WM thread counts depend on the WIZ hashing
747+
* disable bit, which we don't touch here, but it's good
748+
* to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
749+
*/
750+
wa_add(wal, GEN7_GT_MODE, 0,
751+
_MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4),
752+
GEN6_WIZ_HASHING_16x4);
753+
}
754+
695755
static void
696756
hsw_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
697757
{
@@ -1011,6 +1071,8 @@ gt_init_workarounds(struct drm_i915_private *i915, struct i915_wa_list *wal)
10111071
skl_gt_workarounds_init(i915, wal);
10121072
else if (IS_HASWELL(i915))
10131073
hsw_gt_workarounds_init(i915, wal);
1074+
else if (IS_IVYBRIDGE(i915))
1075+
ivb_gt_workarounds_init(i915, wal);
10141076
else if (INTEL_GEN(i915) <= 8)
10151077
return;
10161078
else

drivers/gpu/drm/i915/i915_reg.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -7896,7 +7896,7 @@ enum {
78967896

78977897
/* GEN7 chicken */
78987898
#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
7899-
#define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7899+
#define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC (1 << 10)
79007900
#define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
79017901

79027902
#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)

drivers/gpu/drm/i915/intel_pm.c

Lines changed: 0 additions & 48 deletions
Original file line numberDiff line numberDiff line change
@@ -7247,32 +7247,11 @@ static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
72477247

72487248
I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
72497249

7250-
/* WaDisableEarlyCull:ivb */
7251-
I915_WRITE(_3D_CHICKEN3,
7252-
_MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7253-
72547250
/* WaDisableBackToBackFlipFix:ivb */
72557251
I915_WRITE(IVB_CHICKEN3,
72567252
CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
72577253
CHICKEN3_DGMG_DONE_FIX_DISABLE);
72587254

7259-
/* WaDisablePSDDualDispatchEnable:ivb */
7260-
if (IS_IVB_GT1(dev_priv))
7261-
I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7262-
_MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
7263-
7264-
/* WaDisable_RenderCache_OperationalFlush:ivb */
7265-
I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7266-
7267-
/* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
7268-
I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7269-
GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7270-
7271-
/* WaApplyL3ControlAndL3ChickenMode:ivb */
7272-
I915_WRITE(GEN7_L3CNTLREG1,
7273-
GEN7_WA_FOR_GEN7_L3_CONTROL);
7274-
I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
7275-
GEN7_WA_L3_CHICKEN_MODE);
72767255
if (IS_IVB_GT1(dev_priv))
72777256
I915_WRITE(GEN7_ROW_CHICKEN2,
72787257
_MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
@@ -7284,10 +7263,6 @@ static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
72847263
_MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
72857264
}
72867265

7287-
/* WaForceL3Serialization:ivb */
7288-
I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7289-
~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7290-
72917266
/*
72927267
* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
72937268
* This implements the WaDisableRCZUnitClockGating:ivb workaround.
@@ -7302,29 +7277,6 @@ static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
73027277

73037278
g4x_disable_trickle_feed(dev_priv);
73047279

7305-
gen7_setup_fixed_func_scheduler(dev_priv);
7306-
7307-
if (0) { /* causes HiZ corruption on ivb:gt1 */
7308-
/* enable HiZ Raw Stall Optimization */
7309-
I915_WRITE(CACHE_MODE_0_GEN7,
7310-
_MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7311-
}
7312-
7313-
/* WaDisable4x2SubspanOptimization:ivb */
7314-
I915_WRITE(CACHE_MODE_1,
7315-
_MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
7316-
7317-
/*
7318-
* BSpec recommends 8x4 when MSAA is used,
7319-
* however in practice 16x4 seems fastest.
7320-
*
7321-
* Note that PS/WM thread counts depend on the WIZ hashing
7322-
* disable bit, which we don't touch here, but it's good
7323-
* to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7324-
*/
7325-
I915_WRITE(GEN7_GT_MODE,
7326-
_MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7327-
73287280
snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
73297281
snpcr &= ~GEN6_MBC_SNPCR_MASK;
73307282
snpcr |= GEN6_MBC_SNPCR_MED;

0 commit comments

Comments
 (0)