Skip to content

Commit 727d0f0

Browse files
committed
clk: samsung: exynos5260: do not define number of clocks in bindings
Number of clocks supported by Linux drivers might vary - sometimes we add new clocks, not exposed previously. Therefore these numbers of clocks should not be in the bindings, as that prevents changing them. Define number of clocks per each clock controller inside the driver directly. Reviewed-by: Alim Akhtar <[email protected]> Reviewed-by: Chanwoo Choi <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Krzysztof Kozlowski <[email protected]>
1 parent 835dc5a commit 727d0f0

File tree

1 file changed

+28
-13
lines changed

1 file changed

+28
-13
lines changed

drivers/clk/samsung/clk-exynos5260.c

Lines changed: 28 additions & 13 deletions
Original file line numberDiff line numberDiff line change
@@ -15,6 +15,21 @@
1515

1616
#include <dt-bindings/clock/exynos5260-clk.h>
1717

18+
/* NOTE: Must be equal to the last clock ID increased by one */
19+
#define CLKS_NR_TOP (PHYCLK_USBDRD30_UDRD30_PHYCLOCK + 1)
20+
#define CLKS_NR_EGL (EGL_DOUT_EGL1 + 1)
21+
#define CLKS_NR_KFC (KFC_DOUT_KFC1 + 1)
22+
#define CLKS_NR_MIF (MIF_SCLK_LPDDR3PHY_WRAP_U0 + 1)
23+
#define CLKS_NR_G3D (G3D_CLK_G3D + 1)
24+
#define CLKS_NR_AUD (AUD_SCLK_I2S + 1)
25+
#define CLKS_NR_MFC (MFC_CLK_SMMU2_MFCM0 + 1)
26+
#define CLKS_NR_GSCL (GSCL_SCLK_CSIS0_WRAP + 1)
27+
#define CLKS_NR_FSYS (FSYS_PHYCLK_USBHOST20 + 1)
28+
#define CLKS_NR_PERI (PERI_SCLK_PCM1 + 1)
29+
#define CLKS_NR_DISP (DISP_MOUT_HDMI_PHY_PIXEL_USER + 1)
30+
#define CLKS_NR_G2D (G2D_CLK_SMMU3_G2D + 1)
31+
#define CLKS_NR_ISP (ISP_SCLK_UART_EXT + 1)
32+
1833
/*
1934
* Applicable for all 2550 Type PLLS for Exynos5260, listed below
2035
* DISP_PLL, EGL_PLL, KFC_PLL, MEM_PLL, BUS_PLL, MEDIA_PLL, G3D_PLL.
@@ -135,7 +150,7 @@ static const struct samsung_cmu_info aud_cmu __initconst = {
135150
.nr_div_clks = ARRAY_SIZE(aud_div_clks),
136151
.gate_clks = aud_gate_clks,
137152
.nr_gate_clks = ARRAY_SIZE(aud_gate_clks),
138-
.nr_clk_ids = AUD_NR_CLK,
153+
.nr_clk_ids = CLKS_NR_AUD,
139154
.clk_regs = aud_clk_regs,
140155
.nr_clk_regs = ARRAY_SIZE(aud_clk_regs),
141156
};
@@ -325,7 +340,7 @@ static const struct samsung_cmu_info disp_cmu __initconst = {
325340
.nr_div_clks = ARRAY_SIZE(disp_div_clks),
326341
.gate_clks = disp_gate_clks,
327342
.nr_gate_clks = ARRAY_SIZE(disp_gate_clks),
328-
.nr_clk_ids = DISP_NR_CLK,
343+
.nr_clk_ids = CLKS_NR_DISP,
329344
.clk_regs = disp_clk_regs,
330345
.nr_clk_regs = ARRAY_SIZE(disp_clk_regs),
331346
};
@@ -389,7 +404,7 @@ static const struct samsung_cmu_info egl_cmu __initconst = {
389404
.nr_mux_clks = ARRAY_SIZE(egl_mux_clks),
390405
.div_clks = egl_div_clks,
391406
.nr_div_clks = ARRAY_SIZE(egl_div_clks),
392-
.nr_clk_ids = EGL_NR_CLK,
407+
.nr_clk_ids = CLKS_NR_EGL,
393408
.clk_regs = egl_clk_regs,
394409
.nr_clk_regs = ARRAY_SIZE(egl_clk_regs),
395410
};
@@ -489,7 +504,7 @@ static const struct samsung_cmu_info fsys_cmu __initconst = {
489504
.nr_mux_clks = ARRAY_SIZE(fsys_mux_clks),
490505
.gate_clks = fsys_gate_clks,
491506
.nr_gate_clks = ARRAY_SIZE(fsys_gate_clks),
492-
.nr_clk_ids = FSYS_NR_CLK,
507+
.nr_clk_ids = CLKS_NR_FSYS,
493508
.clk_regs = fsys_clk_regs,
494509
.nr_clk_regs = ARRAY_SIZE(fsys_clk_regs),
495510
};
@@ -580,7 +595,7 @@ static const struct samsung_cmu_info g2d_cmu __initconst = {
580595
.nr_div_clks = ARRAY_SIZE(g2d_div_clks),
581596
.gate_clks = g2d_gate_clks,
582597
.nr_gate_clks = ARRAY_SIZE(g2d_gate_clks),
583-
.nr_clk_ids = G2D_NR_CLK,
598+
.nr_clk_ids = CLKS_NR_G2D,
584599
.clk_regs = g2d_clk_regs,
585600
.nr_clk_regs = ARRAY_SIZE(g2d_clk_regs),
586601
};
@@ -643,7 +658,7 @@ static const struct samsung_cmu_info g3d_cmu __initconst = {
643658
.nr_div_clks = ARRAY_SIZE(g3d_div_clks),
644659
.gate_clks = g3d_gate_clks,
645660
.nr_gate_clks = ARRAY_SIZE(g3d_gate_clks),
646-
.nr_clk_ids = G3D_NR_CLK,
661+
.nr_clk_ids = CLKS_NR_G3D,
647662
.clk_regs = g3d_clk_regs,
648663
.nr_clk_regs = ARRAY_SIZE(g3d_clk_regs),
649664
};
@@ -776,7 +791,7 @@ static const struct samsung_cmu_info gscl_cmu __initconst = {
776791
.nr_div_clks = ARRAY_SIZE(gscl_div_clks),
777792
.gate_clks = gscl_gate_clks,
778793
.nr_gate_clks = ARRAY_SIZE(gscl_gate_clks),
779-
.nr_clk_ids = GSCL_NR_CLK,
794+
.nr_clk_ids = CLKS_NR_GSCL,
780795
.clk_regs = gscl_clk_regs,
781796
.nr_clk_regs = ARRAY_SIZE(gscl_clk_regs),
782797
};
@@ -895,7 +910,7 @@ static const struct samsung_cmu_info isp_cmu __initconst = {
895910
.nr_div_clks = ARRAY_SIZE(isp_div_clks),
896911
.gate_clks = isp_gate_clks,
897912
.nr_gate_clks = ARRAY_SIZE(isp_gate_clks),
898-
.nr_clk_ids = ISP_NR_CLK,
913+
.nr_clk_ids = CLKS_NR_ISP,
899914
.clk_regs = isp_clk_regs,
900915
.nr_clk_regs = ARRAY_SIZE(isp_clk_regs),
901916
};
@@ -959,7 +974,7 @@ static const struct samsung_cmu_info kfc_cmu __initconst = {
959974
.nr_mux_clks = ARRAY_SIZE(kfc_mux_clks),
960975
.div_clks = kfc_div_clks,
961976
.nr_div_clks = ARRAY_SIZE(kfc_div_clks),
962-
.nr_clk_ids = KFC_NR_CLK,
977+
.nr_clk_ids = CLKS_NR_KFC,
963978
.clk_regs = kfc_clk_regs,
964979
.nr_clk_regs = ARRAY_SIZE(kfc_clk_regs),
965980
};
@@ -1015,7 +1030,7 @@ static const struct samsung_cmu_info mfc_cmu __initconst = {
10151030
.nr_div_clks = ARRAY_SIZE(mfc_div_clks),
10161031
.gate_clks = mfc_gate_clks,
10171032
.nr_gate_clks = ARRAY_SIZE(mfc_gate_clks),
1018-
.nr_clk_ids = MFC_NR_CLK,
1033+
.nr_clk_ids = CLKS_NR_MFC,
10191034
.clk_regs = mfc_clk_regs,
10201035
.nr_clk_regs = ARRAY_SIZE(mfc_clk_regs),
10211036
};
@@ -1164,7 +1179,7 @@ static const struct samsung_cmu_info mif_cmu __initconst = {
11641179
.nr_div_clks = ARRAY_SIZE(mif_div_clks),
11651180
.gate_clks = mif_gate_clks,
11661181
.nr_gate_clks = ARRAY_SIZE(mif_gate_clks),
1167-
.nr_clk_ids = MIF_NR_CLK,
1182+
.nr_clk_ids = CLKS_NR_MIF,
11681183
.clk_regs = mif_clk_regs,
11691184
.nr_clk_regs = ARRAY_SIZE(mif_clk_regs),
11701185
};
@@ -1370,7 +1385,7 @@ static const struct samsung_cmu_info peri_cmu __initconst = {
13701385
.nr_div_clks = ARRAY_SIZE(peri_div_clks),
13711386
.gate_clks = peri_gate_clks,
13721387
.nr_gate_clks = ARRAY_SIZE(peri_gate_clks),
1373-
.nr_clk_ids = PERI_NR_CLK,
1388+
.nr_clk_ids = CLKS_NR_PERI,
13741389
.clk_regs = peri_clk_regs,
13751390
.nr_clk_regs = ARRAY_SIZE(peri_clk_regs),
13761391
};
@@ -1826,7 +1841,7 @@ static const struct samsung_cmu_info top_cmu __initconst = {
18261841
.nr_gate_clks = ARRAY_SIZE(top_gate_clks),
18271842
.fixed_clks = fixed_rate_clks,
18281843
.nr_fixed_clks = ARRAY_SIZE(fixed_rate_clks),
1829-
.nr_clk_ids = TOP_NR_CLK,
1844+
.nr_clk_ids = CLKS_NR_TOP,
18301845
.clk_regs = top_clk_regs,
18311846
.nr_clk_regs = ARRAY_SIZE(top_clk_regs),
18321847
};

0 commit comments

Comments
 (0)