Skip to content

Commit 8492bd9

Browse files
hvilleneuvedoogregkh
authored andcommitted
serial: sc16is7xx: fix bug in sc16is7xx_set_baud() when using prescaler
When using a high speed clock with a low baud rate, the 4x prescaler is automatically selected if required. In that case, sc16is7xx_set_baud() properly configures the chip registers, but returns an incorrect baud rate by not taking into account the prescaler value. This incorrect baud rate is then fed to uart_update_timeout(). For example, with an input clock of 80MHz, and a selected baud rate of 50, sc16is7xx_set_baud() will return 200 instead of 50. Fix this by first changing the prescaler variable to hold the selected prescaler value instead of the MCR bitfield. Then properly take into account the selected prescaler value in the return value computation. Also add better documentation about the divisor value computation. Fixes: dfeae61 ("serial: sc16is7xx") Cc: [email protected] Signed-off-by: Hugo Villeneuve <[email protected]> Reviewed-by: Jiri Slaby <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Greg Kroah-Hartman <[email protected]>
1 parent 614a19b commit 8492bd9

File tree

1 file changed

+18
-5
lines changed

1 file changed

+18
-5
lines changed

drivers/tty/serial/sc16is7xx.c

Lines changed: 18 additions & 5 deletions
Original file line numberDiff line numberDiff line change
@@ -554,16 +554,28 @@ static bool sc16is7xx_regmap_noinc(struct device *dev, unsigned int reg)
554554
return reg == SC16IS7XX_RHR_REG;
555555
}
556556

557+
/*
558+
* Configure programmable baud rate generator (divisor) according to the
559+
* desired baud rate.
560+
*
561+
* From the datasheet, the divisor is computed according to:
562+
*
563+
* XTAL1 input frequency
564+
* -----------------------
565+
* prescaler
566+
* divisor = ---------------------------
567+
* baud-rate x sampling-rate
568+
*/
557569
static int sc16is7xx_set_baud(struct uart_port *port, int baud)
558570
{
559571
struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
560572
u8 lcr;
561-
u8 prescaler = 0;
573+
unsigned int prescaler = 1;
562574
unsigned long clk = port->uartclk, div = clk / 16 / baud;
563575

564576
if (div >= BIT(16)) {
565-
prescaler = SC16IS7XX_MCR_CLKSEL_BIT;
566-
div /= 4;
577+
prescaler = 4;
578+
div /= prescaler;
567579
}
568580

569581
/* Enable enhanced features */
@@ -573,9 +585,10 @@ static int sc16is7xx_set_baud(struct uart_port *port, int baud)
573585
SC16IS7XX_EFR_ENABLE_BIT);
574586
sc16is7xx_efr_unlock(port);
575587

588+
/* If bit MCR_CLKSEL is set, the divide by 4 prescaler is activated. */
576589
sc16is7xx_port_update(port, SC16IS7XX_MCR_REG,
577590
SC16IS7XX_MCR_CLKSEL_BIT,
578-
prescaler);
591+
prescaler == 1 ? 0 : SC16IS7XX_MCR_CLKSEL_BIT);
579592

580593
/* Backup LCR and access special register set (DLL/DLH) */
581594
lcr = sc16is7xx_port_read(port, SC16IS7XX_LCR_REG);
@@ -591,7 +604,7 @@ static int sc16is7xx_set_baud(struct uart_port *port, int baud)
591604
/* Restore LCR and access to general register set */
592605
sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
593606

594-
return DIV_ROUND_CLOSEST(clk / 16, div);
607+
return DIV_ROUND_CLOSEST((clk / prescaler) / 16, div);
595608
}
596609

597610
static void sc16is7xx_handle_rx(struct uart_port *port, unsigned int rxlen,

0 commit comments

Comments
 (0)