Skip to content

Commit 849cc9b

Browse files
James Morsewilldeacon
authored andcommitted
arm64/sysreg: Convert ID_ISAR4_EL1 to automatic generation
Convert ID_ISAR4_EL1 to be automatically generated as per DDI0487I.a, no functional changes. Reviewed-by: Mark Brown <[email protected]> Signed-off-by: James Morse <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Will Deacon <[email protected]>
1 parent d07016c commit 849cc9b

File tree

2 files changed

+39
-10
lines changed

2 files changed

+39
-10
lines changed

arch/arm64/include/asm/sysreg.h

Lines changed: 0 additions & 10 deletions
Original file line numberDiff line numberDiff line change
@@ -173,7 +173,6 @@
173173
#define SYS_ID_AFR0_EL1 sys_reg(3, 0, 0, 1, 3)
174174
#define SYS_ID_MMFR5_EL1 sys_reg(3, 0, 0, 3, 6)
175175

176-
#define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4)
177176
#define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5)
178177
#define SYS_ID_ISAR6_EL1 sys_reg(3, 0, 0, 2, 7)
179178

@@ -688,15 +687,6 @@
688687
#define ID_DFR0_EL1_PerfMon_PMUv3p4 0x5
689688
#define ID_DFR0_EL1_PerfMon_PMUv3p5 0x6
690689

691-
#define ID_ISAR4_EL1_SWP_frac_SHIFT 28
692-
#define ID_ISAR4_EL1_PSR_M_SHIFT 24
693-
#define ID_ISAR4_EL1_SynchPrim_frac_SHIFT 20
694-
#define ID_ISAR4_EL1_Barrier_SHIFT 16
695-
#define ID_ISAR4_EL1_SMC_SHIFT 12
696-
#define ID_ISAR4_EL1_Writeback_SHIFT 8
697-
#define ID_ISAR4_EL1_WithShifts_SHIFT 4
698-
#define ID_ISAR4_EL1_Unpriv_SHIFT 0
699-
700690
#define ID_DFR1_EL1_MTPMU_SHIFT 0
701691

702692
#define ID_ISAR5_EL1_RDM_SHIFT 24

arch/arm64/tools/sysreg

Lines changed: 39 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -382,6 +382,45 @@ Enum 3:0 Saturate
382382
EndEnum
383383
EndSysreg
384384

385+
Sysreg ID_ISAR4_EL1 3 0 0 2 4
386+
Res0 63:32
387+
Enum 31:28 SWP_frac
388+
0b0000 NI
389+
0b0001 IMP
390+
EndEnum
391+
Enum 27:24 PSR_M
392+
0b0000 NI
393+
0b0001 IMP
394+
EndEnum
395+
Enum 23:20 SynchPrim_frac
396+
0b0000 NI
397+
0b0011 IMP
398+
EndEnum
399+
Enum 19:16 Barrier
400+
0b0000 NI
401+
0b0001 IMP
402+
EndEnum
403+
Enum 15:12 SMC
404+
0b0000 NI
405+
0b0001 IMP
406+
EndEnum
407+
Enum 11:8 Writeback
408+
0b0000 NI
409+
0b0001 IMP
410+
EndEnum
411+
Enum 7:4 WithShifts
412+
0b0000 NI
413+
0b0001 LSL3
414+
0b0011 LS
415+
0b0100 REG
416+
EndEnum
417+
Enum 3:0 Unpriv
418+
0b0000 NI
419+
0b0001 REG_BYTE
420+
0b0010 SIGNED_HALFWORD
421+
EndEnum
422+
EndSysreg
423+
385424
Sysreg ID_MMFR4_EL1 3 0 0 2 6
386425
Res0 63:32
387426
Enum 31:28 EVT

0 commit comments

Comments
 (0)