Skip to content

Commit 9b5fd11

Browse files
plbossartvinodkoul
authored andcommitted
soundwire: intel_ace2.x: add AC timing extensions for PantherLake
The ACE3 IP used in PantherLake exposes new bitfields in the ACTMCTL register to better control clocks/delays. These bitfields were reserved/zero in the ACE2.x IP, to simplify the integration the new bifields are added unconditionally. The behavior will only be impacted when the firmware exposes DSD properties to set non-zero values. Signed-off-by: Pierre-Louis Bossart <[email protected]> Reviewed-by: Péter Ujfalusi <[email protected]> Reviewed-by: Ranjani Sridharan <[email protected]> Signed-off-by: Bard Liao <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Vinod Koul <[email protected]>
1 parent a5b7365 commit 9b5fd11

File tree

4 files changed

+45
-0
lines changed

4 files changed

+45
-0
lines changed

drivers/soundwire/intel.h

Lines changed: 5 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -59,6 +59,11 @@ struct sdw_intel {
5959
};
6060

6161
struct sdw_intel_prop {
62+
u16 clde;
63+
u16 doaise2;
64+
u16 dodse2;
65+
u16 clds;
66+
u16 clss;
6267
u16 doaise;
6368
u16 doais;
6469
u16 dodse;

drivers/soundwire/intel_ace2x.c

Lines changed: 15 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -27,19 +27,34 @@ static void intel_shim_vs_init(struct sdw_intel *sdw)
2727
void __iomem *shim_vs = sdw->link_res->shim_vs;
2828
struct sdw_bus *bus = &sdw->cdns.bus;
2929
struct sdw_intel_prop *intel_prop;
30+
u16 clde;
31+
u16 doaise2;
32+
u16 dodse2;
33+
u16 clds;
34+
u16 clss;
3035
u16 doaise;
3136
u16 doais;
3237
u16 dodse;
3338
u16 dods;
3439
u16 act;
3540

3641
intel_prop = bus->vendor_specific_prop;
42+
clde = intel_prop->clde;
43+
doaise2 = intel_prop->doaise2;
44+
dodse2 = intel_prop->dodse2;
45+
clds = intel_prop->clds;
46+
clss = intel_prop->clss;
3747
doaise = intel_prop->doaise;
3848
doais = intel_prop->doais;
3949
dodse = intel_prop->dodse;
4050
dods = intel_prop->dods;
4151

4252
act = intel_readw(shim_vs, SDW_SHIM2_INTEL_VS_ACTMCTL);
53+
u16p_replace_bits(&act, clde, SDW_SHIM3_INTEL_VS_ACTMCTL_CLDE);
54+
u16p_replace_bits(&act, doaise2, SDW_SHIM3_INTEL_VS_ACTMCTL_DOAISE2);
55+
u16p_replace_bits(&act, dodse2, SDW_SHIM3_INTEL_VS_ACTMCTL_DODSE2);
56+
u16p_replace_bits(&act, clds, SDW_SHIM3_INTEL_VS_ACTMCTL_CLDS);
57+
u16p_replace_bits(&act, clss, SDW_SHIM3_INTEL_VS_ACTMCTL_CLSS);
4358
u16p_replace_bits(&act, doaise, SDW_SHIM2_INTEL_VS_ACTMCTL_DOAISE);
4459
u16p_replace_bits(&act, doais, SDW_SHIM2_INTEL_VS_ACTMCTL_DOAIS);
4560
u16p_replace_bits(&act, dodse, SDW_SHIM2_INTEL_VS_ACTMCTL_DODSE);

drivers/soundwire/intel_auxdevice.c

Lines changed: 20 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -159,11 +159,31 @@ static int sdw_master_read_intel_prop(struct sdw_bus *bus)
159159
return -ENOMEM;
160160

161161
/* initialize with hardware defaults, in case the properties are not found */
162+
intel_prop->clde = 0x0;
163+
intel_prop->doaise2 = 0x0;
164+
intel_prop->dodse2 = 0x0;
165+
intel_prop->clds = 0x0;
166+
intel_prop->clss = 0x0;
162167
intel_prop->doaise = 0x1;
163168
intel_prop->doais = 0x3;
164169
intel_prop->dodse = 0x0;
165170
intel_prop->dods = 0x1;
166171

172+
fwnode_property_read_u16(link,
173+
"intel-sdw-clde",
174+
&intel_prop->clde);
175+
fwnode_property_read_u16(link,
176+
"intel-sdw-doaise2",
177+
&intel_prop->doaise2);
178+
fwnode_property_read_u16(link,
179+
"intel-sdw-dodse2",
180+
&intel_prop->dodse2);
181+
fwnode_property_read_u16(link,
182+
"intel-sdw-clds",
183+
&intel_prop->clds);
184+
fwnode_property_read_u16(link,
185+
"intel-sdw-clss",
186+
&intel_prop->clss);
167187
fwnode_property_read_u16(link,
168188
"intel-sdw-doaise",
169189
&intel_prop->doaise);

include/linux/soundwire/sdw_intel.h

Lines changed: 5 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -182,6 +182,11 @@
182182
#define SDW_SHIM2_INTEL_VS_ACTMCTL_DODSE BIT(2)
183183
#define SDW_SHIM2_INTEL_VS_ACTMCTL_DOAIS GENMASK(4, 3)
184184
#define SDW_SHIM2_INTEL_VS_ACTMCTL_DOAISE BIT(5)
185+
#define SDW_SHIM3_INTEL_VS_ACTMCTL_CLSS BIT(6)
186+
#define SDW_SHIM3_INTEL_VS_ACTMCTL_CLDS GENMASK(11, 7)
187+
#define SDW_SHIM3_INTEL_VS_ACTMCTL_DODSE2 GENMASK(13, 12)
188+
#define SDW_SHIM3_INTEL_VS_ACTMCTL_DOAISE2 BIT(14)
189+
#define SDW_SHIM3_INTEL_VS_ACTMCTL_CLDE BIT(15)
185190

186191
/**
187192
* struct sdw_intel_stream_params_data: configuration passed during

0 commit comments

Comments
 (0)