Skip to content

Commit a943385

Browse files
ConchuODpalmer-dabbelt
authored andcommitted
dt-bindings: riscv: fix single letter canonical order
I used the wikipedia table for ordering extensions when updating the pattern here in commit 299824e ("dt-bindings: riscv: add new riscv,isa strings for emulators"). Unfortunately that table did not match canonical order, as defined by the RISC-V ISA Manual, which defines extension ordering in (what is currently) Table 41, "Standard ISA extension names". Fix things up by re-sorting v (vector) and adding p (packed-simd) & j (dynamic languages). The e (reduced integer) and g (general) extensions are still intentionally left out. Link: https://github.com/riscv/riscv-isa-manual/releases/tag/riscv-unpriv-pdf-from-asciidoc-15112022 # Chapter 29.5 Fixes: 299824e ("dt-bindings: riscv: add new riscv,isa strings for emulators") Acked-by: Guo Ren <[email protected]> Reviewed-by: Heiko Stuebner <[email protected]> Reviewed-by: Palmer Dabbelt <[email protected]> Acked-by: Palmer Dabbelt <[email protected]> Signed-off-by: Conor Dooley <[email protected]> Acked-by: Rob Herring <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Palmer Dabbelt <[email protected]>
1 parent ec64efc commit a943385

File tree

1 file changed

+1
-1
lines changed
  • Documentation/devicetree/bindings/riscv

1 file changed

+1
-1
lines changed

Documentation/devicetree/bindings/riscv/cpus.yaml

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -80,7 +80,7 @@ properties:
8080
insensitive, letters in the riscv,isa string must be all
8181
lowercase to simplify parsing.
8282
$ref: "/schemas/types.yaml#/definitions/string"
83-
pattern: ^rv(?:64|32)imaf?d?q?c?b?v?k?h?(?:[hsxz](?:[a-z])+)?(?:_[hsxz](?:[a-z])+)*$
83+
pattern: ^rv(?:64|32)imaf?d?q?c?b?k?j?p?v?h?(?:[hsxz](?:[a-z])+)?(?:_[hsxz](?:[a-z])+)*$
8484

8585
# RISC-V requires 'timebase-frequency' in /cpus, so disallow it here
8686
timebase-frequency: false

0 commit comments

Comments
 (0)