|
22 | 22 |
|
23 | 23 | enum clk_ids {
|
24 | 24 | /* Core Clock Outputs exported to DT */
|
25 |
| - LAST_DT_CORE_CLK = R8A779G0_CLK_R, |
| 25 | + LAST_DT_CORE_CLK = R8A779G0_CLK_CP, |
26 | 26 |
|
27 | 27 | /* External Input Clocks */
|
28 | 28 | CLK_EXTAL,
|
@@ -141,6 +141,7 @@ static const struct cpg_core_clk r8a779g0_core_clks[] __initconst = {
|
141 | 141 | DEF_FIXED("svd2_vip", R8A779G0_CLK_SVD2_VIP, CLK_SV_VIP, 2, 1),
|
142 | 142 | DEF_FIXED("cbfusa", R8A779G0_CLK_CBFUSA, CLK_EXTAL, 2, 1),
|
143 | 143 | DEF_FIXED("cpex", R8A779G0_CLK_CPEX, CLK_EXTAL, 2, 1),
|
| 144 | + DEF_FIXED("cp", R8A779G0_CLK_CP, CLK_EXTAL, 2, 1), |
144 | 145 | DEF_FIXED("viobus", R8A779G0_CLK_VIOBUS, CLK_VIO, 1, 1),
|
145 | 146 | DEF_FIXED("viobusd2", R8A779G0_CLK_VIOBUSD2, CLK_VIO, 2, 1),
|
146 | 147 | DEF_FIXED("vcbus", R8A779G0_CLK_VCBUS, CLK_VC, 1, 1),
|
@@ -232,10 +233,10 @@ static const struct mssr_mod_clk r8a779g0_mod_clks[] __initconst = {
|
232 | 233 | DEF_MOD("cmt1", 911, R8A779G0_CLK_R),
|
233 | 234 | DEF_MOD("cmt2", 912, R8A779G0_CLK_R),
|
234 | 235 | DEF_MOD("cmt3", 913, R8A779G0_CLK_R),
|
235 |
| - DEF_MOD("pfc0", 915, R8A779G0_CLK_CL16M), |
236 |
| - DEF_MOD("pfc1", 916, R8A779G0_CLK_CL16M), |
237 |
| - DEF_MOD("pfc2", 917, R8A779G0_CLK_CL16M), |
238 |
| - DEF_MOD("pfc3", 918, R8A779G0_CLK_CL16M), |
| 236 | + DEF_MOD("pfc0", 915, R8A779G0_CLK_CP), |
| 237 | + DEF_MOD("pfc1", 916, R8A779G0_CLK_CP), |
| 238 | + DEF_MOD("pfc2", 917, R8A779G0_CLK_CP), |
| 239 | + DEF_MOD("pfc3", 918, R8A779G0_CLK_CP), |
239 | 240 | DEF_MOD("tsc", 919, R8A779G0_CLK_CL16M),
|
240 | 241 | DEF_MOD("tsn", 2723, R8A779G0_CLK_S0D4_HSC),
|
241 | 242 | DEF_MOD("ssiu", 2926, R8A779G0_CLK_S0D6_PER),
|
|
0 commit comments