|
37 | 37 | LE_SF(DIG0_DIG_BE_CLK_CNTL, DIG_BE_MODE, mask_sh),\
|
38 | 38 | LE_SF(DIG0_DIG_BE_CLK_CNTL, DIG_BE_CLK_EN, mask_sh),\
|
39 | 39 | LE_SF(DIG0_DIG_BE_CLK_CNTL, DIG_BE_SOFT_RESET, mask_sh),\
|
| 40 | + LE_SF(DIG0_DIG_BE_CLK_CNTL, HDCP_SOFT_RESET, mask_sh),\ |
40 | 41 | LE_SF(DIG0_DIG_BE_CLK_CNTL, DIG_BE_SYMCLK_G_CLOCK_ON, mask_sh),\
|
| 42 | + LE_SF(DIG0_DIG_BE_CLK_CNTL, DIG_BE_SYMCLK_G_HDCP_CLOCK_ON, mask_sh),\ |
41 | 43 | LE_SF(DIG0_DIG_BE_CLK_CNTL, DIG_BE_SYMCLK_G_TMDS_CLOCK_ON, mask_sh),\
|
42 | 44 | LE_SF(DIG0_DIG_CLOCK_PATTERN, DIG_CLOCK_PATTERN, mask_sh),\
|
43 | 45 | LE_SF(DIG0_TMDS_CTL_BITS, TMDS_CTL0, mask_sh), \
|
|
114 | 116 | LE_SF(DIO_CLK_CNTL, SYMCLK_FE_G_GATE_DIS, mask_sh),\
|
115 | 117 | LE_SF(DIO_CLK_CNTL, SYMCLK_R_GATE_DIS, mask_sh),\
|
116 | 118 | LE_SF(DIO_CLK_CNTL, SYMCLK_G_GATE_DIS, mask_sh),\
|
117 |
| - LE_SF(DIO_CLK_CNTL, DIO_FGCG_REP_DIS, mask_sh) |
| 119 | + LE_SF(DIO_CLK_CNTL, DIO_FGCG_REP_DIS, mask_sh),\ |
| 120 | + LE_SF(DIO_CLK_CNTL, DISPCLK_G_HDCP_GATE_DIS, mask_sh),\ |
| 121 | + LE_SF(DIO_CLK_CNTL, SYMCLKA_G_HDCP_GATE_DIS, mask_sh),\ |
| 122 | + LE_SF(DIO_CLK_CNTL, SYMCLKB_G_HDCP_GATE_DIS, mask_sh),\ |
| 123 | + LE_SF(DIO_CLK_CNTL, SYMCLKC_G_HDCP_GATE_DIS, mask_sh),\ |
| 124 | + LE_SF(DIO_CLK_CNTL, SYMCLKD_G_HDCP_GATE_DIS, mask_sh),\ |
| 125 | + LE_SF(DIO_CLK_CNTL, SYMCLKE_G_HDCP_GATE_DIS, mask_sh),\ |
| 126 | + LE_SF(DIO_CLK_CNTL, SYMCLKF_G_HDCP_GATE_DIS, mask_sh),\ |
| 127 | + LE_SF(DIO_CLK_CNTL, SYMCLKG_G_HDCP_GATE_DIS, mask_sh) |
118 | 128 |
|
119 | 129 |
|
120 | 130 | void dcn35_link_encoder_construct(
|
|
0 commit comments