Skip to content

Commit b9dee49

Browse files
VDavid003krzk
authored andcommitted
dt-bindings: clock: exynos7885: Add indices for USB clocks
Exynos7885 SoC has a DWC3 USB Controller with Exynos USB PHY which in theory supports USB3 SuperSpeed, but is only used as USB2 in all known devices. These, of course, need some clocks. Add indices for these clocks. Signed-off-by: David Virag <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Krzysztof Kozlowski <[email protected]>
1 parent 59baa83 commit b9dee49

File tree

1 file changed

+19
-11
lines changed

1 file changed

+19
-11
lines changed

include/dt-bindings/clock/exynos7885.h

Lines changed: 19 additions & 11 deletions
Original file line numberDiff line numberDiff line change
@@ -134,16 +134,24 @@
134134
#define CLK_GOUT_WDT1_PCLK 43
135135

136136
/* CMU_FSYS */
137-
#define CLK_MOUT_FSYS_BUS_USER 1
138-
#define CLK_MOUT_FSYS_MMC_CARD_USER 2
139-
#define CLK_MOUT_FSYS_MMC_EMBD_USER 3
140-
#define CLK_MOUT_FSYS_MMC_SDIO_USER 4
141-
#define CLK_GOUT_MMC_CARD_ACLK 5
142-
#define CLK_GOUT_MMC_CARD_SDCLKIN 6
143-
#define CLK_GOUT_MMC_EMBD_ACLK 7
144-
#define CLK_GOUT_MMC_EMBD_SDCLKIN 8
145-
#define CLK_GOUT_MMC_SDIO_ACLK 9
146-
#define CLK_GOUT_MMC_SDIO_SDCLKIN 10
147-
#define CLK_MOUT_FSYS_USB30DRD_USER 11
137+
#define CLK_MOUT_FSYS_BUS_USER 1
138+
#define CLK_MOUT_FSYS_MMC_CARD_USER 2
139+
#define CLK_MOUT_FSYS_MMC_EMBD_USER 3
140+
#define CLK_MOUT_FSYS_MMC_SDIO_USER 4
141+
#define CLK_GOUT_MMC_CARD_ACLK 5
142+
#define CLK_GOUT_MMC_CARD_SDCLKIN 6
143+
#define CLK_GOUT_MMC_EMBD_ACLK 7
144+
#define CLK_GOUT_MMC_EMBD_SDCLKIN 8
145+
#define CLK_GOUT_MMC_SDIO_ACLK 9
146+
#define CLK_GOUT_MMC_SDIO_SDCLKIN 10
147+
#define CLK_MOUT_FSYS_USB30DRD_USER 11
148+
#define CLK_MOUT_USB_PLL 12
149+
#define CLK_FOUT_USB_PLL 13
150+
#define CLK_FSYS_USB20PHY_CLKCORE 14
151+
#define CLK_FSYS_USB30DRD_ACLK_20PHYCTRL 15
152+
#define CLK_FSYS_USB30DRD_ACLK_30PHYCTRL_0 16
153+
#define CLK_FSYS_USB30DRD_ACLK_30PHYCTRL_1 17
154+
#define CLK_FSYS_USB30DRD_BUS_CLK_EARLY 18
155+
#define CLK_FSYS_USB30DRD_REF_CLK 19
148156

149157
#endif /* _DT_BINDINGS_CLOCK_EXYNOS_7885_H */

0 commit comments

Comments
 (0)