Skip to content

Commit be04cf9

Browse files
Ran Sunalexdeucher
authored andcommitted
drm/radeon/si_dpm: open brace '{' following struct go on the same line
ERROR: open brace '{' following struct go on the same line Signed-off-by: Ran Sun <[email protected]> Signed-off-by: Alex Deucher <[email protected]>
1 parent 41cec40 commit be04cf9

File tree

1 file changed

+17
-34
lines changed

1 file changed

+17
-34
lines changed

drivers/gpu/drm/radeon/sislands_smc.h

Lines changed: 17 additions & 34 deletions
Original file line numberDiff line numberDiff line change
@@ -89,8 +89,7 @@ struct PP_SIslands_PAPMStatus
8989
};
9090
typedef struct PP_SIslands_PAPMStatus PP_SIslands_PAPMStatus;
9191

92-
struct PP_SIslands_PAPMParameters
93-
{
92+
struct PP_SIslands_PAPMParameters {
9493
uint32_t NearTDPLimitTherm;
9594
uint32_t NearTDPLimitPAPM;
9695
uint32_t PlatformPowerLimit;
@@ -100,8 +99,7 @@ struct PP_SIslands_PAPMParameters
10099
};
101100
typedef struct PP_SIslands_PAPMParameters PP_SIslands_PAPMParameters;
102101

103-
struct SISLANDS_SMC_SCLK_VALUE
104-
{
102+
struct SISLANDS_SMC_SCLK_VALUE {
105103
uint32_t vCG_SPLL_FUNC_CNTL;
106104
uint32_t vCG_SPLL_FUNC_CNTL_2;
107105
uint32_t vCG_SPLL_FUNC_CNTL_3;
@@ -113,8 +111,7 @@ struct SISLANDS_SMC_SCLK_VALUE
113111

114112
typedef struct SISLANDS_SMC_SCLK_VALUE SISLANDS_SMC_SCLK_VALUE;
115113

116-
struct SISLANDS_SMC_MCLK_VALUE
117-
{
114+
struct SISLANDS_SMC_MCLK_VALUE {
118115
uint32_t vMPLL_FUNC_CNTL;
119116
uint32_t vMPLL_FUNC_CNTL_1;
120117
uint32_t vMPLL_FUNC_CNTL_2;
@@ -129,17 +126,15 @@ struct SISLANDS_SMC_MCLK_VALUE
129126

130127
typedef struct SISLANDS_SMC_MCLK_VALUE SISLANDS_SMC_MCLK_VALUE;
131128

132-
struct SISLANDS_SMC_VOLTAGE_VALUE
133-
{
129+
struct SISLANDS_SMC_VOLTAGE_VALUE {
134130
uint16_t value;
135131
uint8_t index;
136132
uint8_t phase_settings;
137133
};
138134

139135
typedef struct SISLANDS_SMC_VOLTAGE_VALUE SISLANDS_SMC_VOLTAGE_VALUE;
140136

141-
struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL
142-
{
137+
struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL {
143138
uint8_t ACIndex;
144139
uint8_t displayWatermark;
145140
uint8_t gen2PCIE;
@@ -180,8 +175,7 @@ struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL
180175

181176
typedef struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL SISLANDS_SMC_HW_PERFORMANCE_LEVEL;
182177

183-
struct SISLANDS_SMC_SWSTATE
184-
{
178+
struct SISLANDS_SMC_SWSTATE {
185179
uint8_t flags;
186180
uint8_t levelCount;
187181
uint8_t padding2;
@@ -205,17 +199,15 @@ struct SISLANDS_SMC_SWSTATE_SINGLE {
205199
#define SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING 3
206200
#define SISLANDS_SMC_VOLTAGEMASK_MAX 4
207201

208-
struct SISLANDS_SMC_VOLTAGEMASKTABLE
209-
{
202+
struct SISLANDS_SMC_VOLTAGEMASKTABLE {
210203
uint32_t lowMask[SISLANDS_SMC_VOLTAGEMASK_MAX];
211204
};
212205

213206
typedef struct SISLANDS_SMC_VOLTAGEMASKTABLE SISLANDS_SMC_VOLTAGEMASKTABLE;
214207

215208
#define SISLANDS_MAX_NO_VREG_STEPS 32
216209

217-
struct SISLANDS_SMC_STATETABLE
218-
{
210+
struct SISLANDS_SMC_STATETABLE {
219211
uint8_t thermalProtectType;
220212
uint8_t systemFlags;
221213
uint8_t maxVDDCIndexInPPTable;
@@ -254,8 +246,7 @@ typedef struct SISLANDS_SMC_STATETABLE SISLANDS_SMC_STATETABLE;
254246
#define SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd 0x11c
255247
#define SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc 0x120
256248

257-
struct PP_SIslands_FanTable
258-
{
249+
struct PP_SIslands_FanTable {
259250
uint8_t fdo_mode;
260251
uint8_t padding;
261252
int16_t temp_min;
@@ -285,8 +276,7 @@ typedef struct PP_SIslands_FanTable PP_SIslands_FanTable;
285276
#define SMC_SISLANDS_SCALE_I 7
286277
#define SMC_SISLANDS_SCALE_R 12
287278

288-
struct PP_SIslands_CacConfig
289-
{
279+
struct PP_SIslands_CacConfig {
290280
uint16_t cac_lkge_lut[SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES];
291281
uint32_t lkge_lut_V0;
292282
uint32_t lkge_lut_Vstep;
@@ -308,23 +298,20 @@ typedef struct PP_SIslands_CacConfig PP_SIslands_CacConfig;
308298
#define SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE 16
309299
#define SMC_SISLANDS_MC_REGISTER_ARRAY_SET_COUNT 20
310300

311-
struct SMC_SIslands_MCRegisterAddress
312-
{
301+
struct SMC_SIslands_MCRegisterAddress {
313302
uint16_t s0;
314303
uint16_t s1;
315304
};
316305

317306
typedef struct SMC_SIslands_MCRegisterAddress SMC_SIslands_MCRegisterAddress;
318307

319-
struct SMC_SIslands_MCRegisterSet
320-
{
308+
struct SMC_SIslands_MCRegisterSet {
321309
uint32_t value[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE];
322310
};
323311

324312
typedef struct SMC_SIslands_MCRegisterSet SMC_SIslands_MCRegisterSet;
325313

326-
struct SMC_SIslands_MCRegisters
327-
{
314+
struct SMC_SIslands_MCRegisters {
328315
uint8_t last;
329316
uint8_t reserved[3];
330317
SMC_SIslands_MCRegisterAddress address[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE];
@@ -333,8 +320,7 @@ struct SMC_SIslands_MCRegisters
333320

334321
typedef struct SMC_SIslands_MCRegisters SMC_SIslands_MCRegisters;
335322

336-
struct SMC_SIslands_MCArbDramTimingRegisterSet
337-
{
323+
struct SMC_SIslands_MCArbDramTimingRegisterSet {
338324
uint32_t mc_arb_dram_timing;
339325
uint32_t mc_arb_dram_timing2;
340326
uint8_t mc_arb_rfsh_rate;
@@ -344,17 +330,15 @@ struct SMC_SIslands_MCArbDramTimingRegisterSet
344330

345331
typedef struct SMC_SIslands_MCArbDramTimingRegisterSet SMC_SIslands_MCArbDramTimingRegisterSet;
346332

347-
struct SMC_SIslands_MCArbDramTimingRegisters
348-
{
333+
struct SMC_SIslands_MCArbDramTimingRegisters {
349334
uint8_t arb_current;
350335
uint8_t reserved[3];
351336
SMC_SIslands_MCArbDramTimingRegisterSet data[16];
352337
};
353338

354339
typedef struct SMC_SIslands_MCArbDramTimingRegisters SMC_SIslands_MCArbDramTimingRegisters;
355340

356-
struct SMC_SISLANDS_SPLL_DIV_TABLE
357-
{
341+
struct SMC_SISLANDS_SPLL_DIV_TABLE {
358342
uint32_t freq[256];
359343
uint32_t ss[256];
360344
};
@@ -374,8 +358,7 @@ typedef struct SMC_SISLANDS_SPLL_DIV_TABLE SMC_SISLANDS_SPLL_DIV_TABLE;
374358

375359
#define SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE 16
376360

377-
struct Smc_SIslands_DTE_Configuration
378-
{
361+
struct Smc_SIslands_DTE_Configuration {
379362
uint32_t tau[SMC_SISLANDS_DTE_MAX_FILTER_STAGES];
380363
uint32_t R[SMC_SISLANDS_DTE_MAX_FILTER_STAGES];
381364
uint32_t K;

0 commit comments

Comments
 (0)