@@ -89,8 +89,7 @@ struct PP_SIslands_PAPMStatus
89
89
};
90
90
typedef struct PP_SIslands_PAPMStatus PP_SIslands_PAPMStatus ;
91
91
92
- struct PP_SIslands_PAPMParameters
93
- {
92
+ struct PP_SIslands_PAPMParameters {
94
93
uint32_t NearTDPLimitTherm ;
95
94
uint32_t NearTDPLimitPAPM ;
96
95
uint32_t PlatformPowerLimit ;
@@ -100,8 +99,7 @@ struct PP_SIslands_PAPMParameters
100
99
};
101
100
typedef struct PP_SIslands_PAPMParameters PP_SIslands_PAPMParameters ;
102
101
103
- struct SISLANDS_SMC_SCLK_VALUE
104
- {
102
+ struct SISLANDS_SMC_SCLK_VALUE {
105
103
uint32_t vCG_SPLL_FUNC_CNTL ;
106
104
uint32_t vCG_SPLL_FUNC_CNTL_2 ;
107
105
uint32_t vCG_SPLL_FUNC_CNTL_3 ;
@@ -113,8 +111,7 @@ struct SISLANDS_SMC_SCLK_VALUE
113
111
114
112
typedef struct SISLANDS_SMC_SCLK_VALUE SISLANDS_SMC_SCLK_VALUE ;
115
113
116
- struct SISLANDS_SMC_MCLK_VALUE
117
- {
114
+ struct SISLANDS_SMC_MCLK_VALUE {
118
115
uint32_t vMPLL_FUNC_CNTL ;
119
116
uint32_t vMPLL_FUNC_CNTL_1 ;
120
117
uint32_t vMPLL_FUNC_CNTL_2 ;
@@ -129,17 +126,15 @@ struct SISLANDS_SMC_MCLK_VALUE
129
126
130
127
typedef struct SISLANDS_SMC_MCLK_VALUE SISLANDS_SMC_MCLK_VALUE ;
131
128
132
- struct SISLANDS_SMC_VOLTAGE_VALUE
133
- {
129
+ struct SISLANDS_SMC_VOLTAGE_VALUE {
134
130
uint16_t value ;
135
131
uint8_t index ;
136
132
uint8_t phase_settings ;
137
133
};
138
134
139
135
typedef struct SISLANDS_SMC_VOLTAGE_VALUE SISLANDS_SMC_VOLTAGE_VALUE ;
140
136
141
- struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL
142
- {
137
+ struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL {
143
138
uint8_t ACIndex ;
144
139
uint8_t displayWatermark ;
145
140
uint8_t gen2PCIE ;
@@ -180,8 +175,7 @@ struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL
180
175
181
176
typedef struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL SISLANDS_SMC_HW_PERFORMANCE_LEVEL ;
182
177
183
- struct SISLANDS_SMC_SWSTATE
184
- {
178
+ struct SISLANDS_SMC_SWSTATE {
185
179
uint8_t flags ;
186
180
uint8_t levelCount ;
187
181
uint8_t padding2 ;
@@ -205,17 +199,15 @@ struct SISLANDS_SMC_SWSTATE_SINGLE {
205
199
#define SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING 3
206
200
#define SISLANDS_SMC_VOLTAGEMASK_MAX 4
207
201
208
- struct SISLANDS_SMC_VOLTAGEMASKTABLE
209
- {
202
+ struct SISLANDS_SMC_VOLTAGEMASKTABLE {
210
203
uint32_t lowMask [SISLANDS_SMC_VOLTAGEMASK_MAX ];
211
204
};
212
205
213
206
typedef struct SISLANDS_SMC_VOLTAGEMASKTABLE SISLANDS_SMC_VOLTAGEMASKTABLE ;
214
207
215
208
#define SISLANDS_MAX_NO_VREG_STEPS 32
216
209
217
- struct SISLANDS_SMC_STATETABLE
218
- {
210
+ struct SISLANDS_SMC_STATETABLE {
219
211
uint8_t thermalProtectType ;
220
212
uint8_t systemFlags ;
221
213
uint8_t maxVDDCIndexInPPTable ;
@@ -254,8 +246,7 @@ typedef struct SISLANDS_SMC_STATETABLE SISLANDS_SMC_STATETABLE;
254
246
#define SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd 0x11c
255
247
#define SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc 0x120
256
248
257
- struct PP_SIslands_FanTable
258
- {
249
+ struct PP_SIslands_FanTable {
259
250
uint8_t fdo_mode ;
260
251
uint8_t padding ;
261
252
int16_t temp_min ;
@@ -285,8 +276,7 @@ typedef struct PP_SIslands_FanTable PP_SIslands_FanTable;
285
276
#define SMC_SISLANDS_SCALE_I 7
286
277
#define SMC_SISLANDS_SCALE_R 12
287
278
288
- struct PP_SIslands_CacConfig
289
- {
279
+ struct PP_SIslands_CacConfig {
290
280
uint16_t cac_lkge_lut [SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES ];
291
281
uint32_t lkge_lut_V0 ;
292
282
uint32_t lkge_lut_Vstep ;
@@ -308,23 +298,20 @@ typedef struct PP_SIslands_CacConfig PP_SIslands_CacConfig;
308
298
#define SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE 16
309
299
#define SMC_SISLANDS_MC_REGISTER_ARRAY_SET_COUNT 20
310
300
311
- struct SMC_SIslands_MCRegisterAddress
312
- {
301
+ struct SMC_SIslands_MCRegisterAddress {
313
302
uint16_t s0 ;
314
303
uint16_t s1 ;
315
304
};
316
305
317
306
typedef struct SMC_SIslands_MCRegisterAddress SMC_SIslands_MCRegisterAddress ;
318
307
319
- struct SMC_SIslands_MCRegisterSet
320
- {
308
+ struct SMC_SIslands_MCRegisterSet {
321
309
uint32_t value [SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE ];
322
310
};
323
311
324
312
typedef struct SMC_SIslands_MCRegisterSet SMC_SIslands_MCRegisterSet ;
325
313
326
- struct SMC_SIslands_MCRegisters
327
- {
314
+ struct SMC_SIslands_MCRegisters {
328
315
uint8_t last ;
329
316
uint8_t reserved [3 ];
330
317
SMC_SIslands_MCRegisterAddress address [SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE ];
@@ -333,8 +320,7 @@ struct SMC_SIslands_MCRegisters
333
320
334
321
typedef struct SMC_SIslands_MCRegisters SMC_SIslands_MCRegisters ;
335
322
336
- struct SMC_SIslands_MCArbDramTimingRegisterSet
337
- {
323
+ struct SMC_SIslands_MCArbDramTimingRegisterSet {
338
324
uint32_t mc_arb_dram_timing ;
339
325
uint32_t mc_arb_dram_timing2 ;
340
326
uint8_t mc_arb_rfsh_rate ;
@@ -344,17 +330,15 @@ struct SMC_SIslands_MCArbDramTimingRegisterSet
344
330
345
331
typedef struct SMC_SIslands_MCArbDramTimingRegisterSet SMC_SIslands_MCArbDramTimingRegisterSet ;
346
332
347
- struct SMC_SIslands_MCArbDramTimingRegisters
348
- {
333
+ struct SMC_SIslands_MCArbDramTimingRegisters {
349
334
uint8_t arb_current ;
350
335
uint8_t reserved [3 ];
351
336
SMC_SIslands_MCArbDramTimingRegisterSet data [16 ];
352
337
};
353
338
354
339
typedef struct SMC_SIslands_MCArbDramTimingRegisters SMC_SIslands_MCArbDramTimingRegisters ;
355
340
356
- struct SMC_SISLANDS_SPLL_DIV_TABLE
357
- {
341
+ struct SMC_SISLANDS_SPLL_DIV_TABLE {
358
342
uint32_t freq [256 ];
359
343
uint32_t ss [256 ];
360
344
};
@@ -374,8 +358,7 @@ typedef struct SMC_SISLANDS_SPLL_DIV_TABLE SMC_SISLANDS_SPLL_DIV_TABLE;
374
358
375
359
#define SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE 16
376
360
377
- struct Smc_SIslands_DTE_Configuration
378
- {
361
+ struct Smc_SIslands_DTE_Configuration {
379
362
uint32_t tau [SMC_SISLANDS_DTE_MAX_FILTER_STAGES ];
380
363
uint32_t R [SMC_SISLANDS_DTE_MAX_FILTER_STAGES ];
381
364
uint32_t K ;
0 commit comments