Skip to content

Commit cc077e7

Browse files
brooniewilldeacon
authored andcommitted
arm64/sysreg: Convert HFG[RW]TR_EL2 to automatic generation
Convert the fine grained traps read and write control registers to automatic generation as per DDI0601 2022-12. No functional changes. Reviewed-by: Joey Gouly <[email protected]> Acked-by: Catalin Marinas <[email protected]> Signed-off-by: Mark Brown <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Will Deacon <[email protected]>
1 parent 013ecd4 commit cc077e7

File tree

2 files changed

+75
-8
lines changed

2 files changed

+75
-8
lines changed

arch/arm64/include/asm/sysreg.h

Lines changed: 0 additions & 8 deletions
Original file line numberDiff line numberDiff line change
@@ -419,8 +419,6 @@
419419
#define SYS_MDCR_EL2 sys_reg(3, 4, 1, 1, 1)
420420
#define SYS_CPTR_EL2 sys_reg(3, 4, 1, 1, 2)
421421
#define SYS_HSTR_EL2 sys_reg(3, 4, 1, 1, 3)
422-
#define SYS_HFGRTR_EL2 sys_reg(3, 4, 1, 1, 4)
423-
#define SYS_HFGWTR_EL2 sys_reg(3, 4, 1, 1, 5)
424422
#define SYS_HFGITR_EL2 sys_reg(3, 4, 1, 1, 6)
425423
#define SYS_HACR_EL2 sys_reg(3, 4, 1, 1, 7)
426424

@@ -758,12 +756,6 @@
758756
#define ICH_VTR_TDS_SHIFT 19
759757
#define ICH_VTR_TDS_MASK (1 << ICH_VTR_TDS_SHIFT)
760758

761-
/* HFG[WR]TR_EL2 bit definitions */
762-
#define HFGxTR_EL2_nTPIDR2_EL0_SHIFT 55
763-
#define HFGxTR_EL2_nTPIDR2_EL0_MASK BIT_MASK(HFGxTR_EL2_nTPIDR2_EL0_SHIFT)
764-
#define HFGxTR_EL2_nSMPRI_EL1_SHIFT 54
765-
#define HFGxTR_EL2_nSMPRI_EL1_MASK BIT_MASK(HFGxTR_EL2_nSMPRI_EL1_SHIFT)
766-
767759
#define ARM64_FEATURE_FIELD_BITS 4
768760

769761
/* Defined for compatibility only, do not add new users. */

arch/arm64/tools/sysreg

Lines changed: 75 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -1866,6 +1866,81 @@ Field 1 ZA
18661866
Field 0 SM
18671867
EndSysreg
18681868

1869+
SysregFields HFGxTR_EL2
1870+
Field 63 nAMIAIR2_EL1
1871+
Field 62 nMAIR2_EL1
1872+
Field 61 nS2POR_EL1
1873+
Field 60 nPOR_EL1
1874+
Field 59 nPOR_EL0
1875+
Field 58 nPIR_EL1
1876+
Field 57 nPIRE0_EL1
1877+
Field 56 nRCWMASK_EL1
1878+
Field 55 nTPIDR2_EL0
1879+
Field 54 nSMPRI_EL1
1880+
Field 53 nGCS_EL1
1881+
Field 52 nGCS_EL0
1882+
Res0 51
1883+
Field 50 nACCDATA_EL1
1884+
Field 49 ERXADDR_EL1
1885+
Field 48 EXRPFGCDN_EL1
1886+
Field 47 EXPFGCTL_EL1
1887+
Field 46 EXPFGF_EL1
1888+
Field 45 ERXMISCn_EL1
1889+
Field 44 ERXSTATUS_EL1
1890+
Field 43 ERXCTLR_EL1
1891+
Field 42 ERXFR_EL1
1892+
Field 41 ERRSELR_EL1
1893+
Field 40 ERRIDR_EL1
1894+
Field 39 ICC_IGRPENn_EL1
1895+
Field 38 VBAR_EL1
1896+
Field 37 TTBR1_EL1
1897+
Field 36 TTBR0_EL1
1898+
Field 35 TPIDR_EL0
1899+
Field 34 TPIDRRO_EL0
1900+
Field 33 TPIDR_EL1
1901+
Field 32 TCR_EL1
1902+
Field 31 SCTXNUM_EL0
1903+
Field 30 SCTXNUM_EL1
1904+
Field 29 SCTLR_EL1
1905+
Field 28 REVIDR_EL1
1906+
Field 27 PAR_EL1
1907+
Field 26 MPIDR_EL1
1908+
Field 25 MIDR_EL1
1909+
Field 24 MAIR_EL1
1910+
Field 23 LORSA_EL1
1911+
Field 22 LORN_EL1
1912+
Field 21 LORID_EL1
1913+
Field 20 LOREA_EL1
1914+
Field 19 LORC_EL1
1915+
Field 18 ISR_EL1
1916+
Field 17 FAR_EL1
1917+
Field 16 ESR_EL1
1918+
Field 15 DCZID_EL0
1919+
Field 14 CTR_EL0
1920+
Field 13 CSSELR_EL1
1921+
Field 12 CPACR_EL1
1922+
Field 11 CONTEXTIDR_EL1
1923+
Field 10 CLIDR_EL1
1924+
Field 9 CCSIDR_EL1
1925+
Field 8 APIBKey
1926+
Field 7 APIAKey
1927+
Field 6 APGAKey
1928+
Field 5 APDBKey
1929+
Field 4 APDAKey
1930+
Field 3 AMAIR_EL1
1931+
Field 2 AIDR_EL1
1932+
Field 1 AFSR1_EL1
1933+
Field 0 AFSR0_EL1
1934+
EndSysregFields
1935+
1936+
Sysreg HFGRTR_EL2 3 4 1 1 4
1937+
Fields HFGxTR_EL2
1938+
EndSysreg
1939+
1940+
Sysreg HFGWTR_EL2 3 4 1 1 5
1941+
Fields HFGxTR_EL2
1942+
EndSysreg
1943+
18691944
Sysreg ZCR_EL2 3 4 1 2 0
18701945
Fields ZCR_ELx
18711946
EndSysreg

0 commit comments

Comments
 (0)