@@ -107,23 +107,6 @@ static const struct soc15_reg_golden golden_settings_gc_11_0_1[] =
107
107
SOC15_REG_GOLDEN_VALUE (GC , 0 , regTCP_CNTL2 , 0xfcffffff , 0x0000000a )
108
108
};
109
109
110
- static const struct soc15_reg_golden golden_settings_gc_11_5_0 [] = {
111
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regDB_DEBUG5 , 0xffffffff , 0x00000800 ),
112
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regGB_ADDR_CONFIG , 0x0c1807ff , 0x00000242 ),
113
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regGCR_GENERAL_CNTL , 0x1ff1ffff , 0x00000500 ),
114
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regGL2A_ADDR_MATCH_MASK , 0xffffffff , 0xfffffff3 ),
115
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regGL2C_ADDR_MATCH_MASK , 0xffffffff , 0xfffffff3 ),
116
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regGL2C_CTRL , 0xffffffff , 0xf37fff3f ),
117
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regGL2C_CTRL3 , 0xfffffffb , 0x00f40188 ),
118
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regGL2C_CTRL4 , 0xf0ffffff , 0x80009007 ),
119
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regPA_CL_ENHANCE , 0xf1ffffff , 0x00880007 ),
120
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regPC_CONFIG_CNTL_1 , 0xffffffff , 0x00010000 ),
121
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regTA_CNTL_AUX , 0xf7f7ffff , 0x01030000 ),
122
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regTA_CNTL2 , 0x007f0000 , 0x00000000 ),
123
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regTCP_CNTL2 , 0xffcfffff , 0x0000200a ),
124
- SOC15_REG_GOLDEN_VALUE (GC , 0 , regUTCL1_CTRL_2 , 0xffffffff , 0x0000048f )
125
- };
126
-
127
110
#define DEFAULT_SH_MEM_CONFIG \
128
111
((SH_MEM_ADDRESS_MODE_64 << SH_MEM_CONFIG__ADDRESS_MODE__SHIFT) | \
129
112
(SH_MEM_ALIGNMENT_MODE_UNALIGNED << SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT) | \
@@ -304,11 +287,6 @@ static void gfx_v11_0_init_golden_registers(struct amdgpu_device *adev)
304
287
golden_settings_gc_11_0_1 ,
305
288
(const u32 )ARRAY_SIZE (golden_settings_gc_11_0_1 ));
306
289
break ;
307
- case IP_VERSION (11 , 5 , 0 ):
308
- soc15_program_register_sequence (adev ,
309
- golden_settings_gc_11_5_0 ,
310
- (const u32 )ARRAY_SIZE (golden_settings_gc_11_5_0 ));
311
- break ;
312
290
default :
313
291
break ;
314
292
}
0 commit comments