|
549 | 549 | interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_LOW>;
|
550 | 550 | clocks = <&infracfg CLK_INFRA_GCE>;
|
551 | 551 | clock-names = "gce";
|
552 |
| - #mbox-cells = <3>; |
| 552 | + #mbox-cells = <2>; |
553 | 553 | };
|
554 | 554 |
|
555 | 555 | mipi_tx0: mipi-dphy@10215000 {
|
|
916 | 916 | assigned-clocks = <&topckgen CLK_TOP_MM_SEL>;
|
917 | 917 | assigned-clock-rates = <400000000>;
|
918 | 918 | #clock-cells = <1>;
|
| 919 | + mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>, |
| 920 | + <&gce 1 CMDQ_THR_PRIO_HIGHEST>; |
| 921 | + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>; |
919 | 922 | };
|
920 | 923 |
|
921 | 924 | mdp_rdma0: rdma@14001000 {
|
|
996 | 999 | clocks = <&mmsys CLK_MM_DISP_OVL0>;
|
997 | 1000 | iommus = <&iommu M4U_PORT_DISP_OVL0>;
|
998 | 1001 | mediatek,larb = <&larb0>;
|
| 1002 | + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>; |
999 | 1003 | };
|
1000 | 1004 |
|
1001 | 1005 | ovl1: ovl@1400d000 {
|
|
1006 | 1010 | clocks = <&mmsys CLK_MM_DISP_OVL1>;
|
1007 | 1011 | iommus = <&iommu M4U_PORT_DISP_OVL1>;
|
1008 | 1012 | mediatek,larb = <&larb4>;
|
| 1013 | + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xd000 0x1000>; |
1009 | 1014 | };
|
1010 | 1015 |
|
1011 | 1016 | rdma0: rdma@1400e000 {
|
|
1016 | 1021 | clocks = <&mmsys CLK_MM_DISP_RDMA0>;
|
1017 | 1022 | iommus = <&iommu M4U_PORT_DISP_RDMA0>;
|
1018 | 1023 | mediatek,larb = <&larb0>;
|
| 1024 | + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>; |
1019 | 1025 | };
|
1020 | 1026 |
|
1021 | 1027 | rdma1: rdma@1400f000 {
|
|
1026 | 1032 | clocks = <&mmsys CLK_MM_DISP_RDMA1>;
|
1027 | 1033 | iommus = <&iommu M4U_PORT_DISP_RDMA1>;
|
1028 | 1034 | mediatek,larb = <&larb4>;
|
| 1035 | + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>; |
1029 | 1036 | };
|
1030 | 1037 |
|
1031 | 1038 | rdma2: rdma@14010000 {
|
|
1036 | 1043 | clocks = <&mmsys CLK_MM_DISP_RDMA2>;
|
1037 | 1044 | iommus = <&iommu M4U_PORT_DISP_RDMA2>;
|
1038 | 1045 | mediatek,larb = <&larb4>;
|
| 1046 | + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>; |
1039 | 1047 | };
|
1040 | 1048 |
|
1041 | 1049 | wdma0: wdma@14011000 {
|
|
1046 | 1054 | clocks = <&mmsys CLK_MM_DISP_WDMA0>;
|
1047 | 1055 | iommus = <&iommu M4U_PORT_DISP_WDMA0>;
|
1048 | 1056 | mediatek,larb = <&larb0>;
|
| 1057 | + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>; |
1049 | 1058 | };
|
1050 | 1059 |
|
1051 | 1060 | wdma1: wdma@14012000 {
|
|
1056 | 1065 | clocks = <&mmsys CLK_MM_DISP_WDMA1>;
|
1057 | 1066 | iommus = <&iommu M4U_PORT_DISP_WDMA1>;
|
1058 | 1067 | mediatek,larb = <&larb4>;
|
| 1068 | + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>; |
1059 | 1069 | };
|
1060 | 1070 |
|
1061 | 1071 | color0: color@14013000 {
|
|
1064 | 1074 | interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_LOW>;
|
1065 | 1075 | power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
|
1066 | 1076 | clocks = <&mmsys CLK_MM_DISP_COLOR0>;
|
| 1077 | + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x3000 0x1000>; |
1067 | 1078 | };
|
1068 | 1079 |
|
1069 | 1080 | color1: color@14014000 {
|
|
1072 | 1083 | interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_LOW>;
|
1073 | 1084 | power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
|
1074 | 1085 | clocks = <&mmsys CLK_MM_DISP_COLOR1>;
|
| 1086 | + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x4000 0x1000>; |
1075 | 1087 | };
|
1076 | 1088 |
|
1077 | 1089 | aal@14015000 {
|
|
1080 | 1092 | interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_LOW>;
|
1081 | 1093 | power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
|
1082 | 1094 | clocks = <&mmsys CLK_MM_DISP_AAL>;
|
| 1095 | + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x5000 0x1000>; |
1083 | 1096 | };
|
1084 | 1097 |
|
1085 | 1098 | gamma@14016000 {
|
|
1088 | 1101 | interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_LOW>;
|
1089 | 1102 | power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
|
1090 | 1103 | clocks = <&mmsys CLK_MM_DISP_GAMMA>;
|
| 1104 | + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x6000 0x1000>; |
1091 | 1105 | };
|
1092 | 1106 |
|
1093 | 1107 | merge@14017000 {
|
|
1193 | 1207 | interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_LOW>;
|
1194 | 1208 | power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
|
1195 | 1209 | clocks = <&mmsys CLK_MM_MUTEX_32K>;
|
| 1210 | + mediatek,gce-events = <CMDQ_EVENT_MUTEX0_STREAM_EOF>, |
| 1211 | + <CMDQ_EVENT_MUTEX1_STREAM_EOF>; |
1196 | 1212 | };
|
1197 | 1213 |
|
1198 | 1214 | larb0: larb@14021000 {
|
|
0 commit comments