Skip to content

Commit eb4a01a

Browse files
hsinyi527mbgg
authored andcommitted
arm64: dts: mt8173: Add gce setting in mmsys and display node
In order to use GCE function, we need add some informations into display node (mboxes, mediatek,gce-client-reg, mediatek,gce-events). Signed-off-by: Hsin-Yi Wang <[email protected]> Tested-by: Enric Balletbo i Serra <[email protected]> Reviewed-by: Bibby Hsieh <[email protected]> Reviewed-by: Chun-Kuang Hu <[email protected]> Signed-off-by: Matthias Brugger <[email protected]>
1 parent 1ba2ed7 commit eb4a01a

File tree

1 file changed

+17
-1
lines changed

1 file changed

+17
-1
lines changed

arch/arm64/boot/dts/mediatek/mt8173.dtsi

Lines changed: 17 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -549,7 +549,7 @@
549549
interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_LOW>;
550550
clocks = <&infracfg CLK_INFRA_GCE>;
551551
clock-names = "gce";
552-
#mbox-cells = <3>;
552+
#mbox-cells = <2>;
553553
};
554554

555555
mipi_tx0: mipi-dphy@10215000 {
@@ -916,6 +916,9 @@
916916
assigned-clocks = <&topckgen CLK_TOP_MM_SEL>;
917917
assigned-clock-rates = <400000000>;
918918
#clock-cells = <1>;
919+
mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>,
920+
<&gce 1 CMDQ_THR_PRIO_HIGHEST>;
921+
mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>;
919922
};
920923

921924
mdp_rdma0: rdma@14001000 {
@@ -996,6 +999,7 @@
996999
clocks = <&mmsys CLK_MM_DISP_OVL0>;
9971000
iommus = <&iommu M4U_PORT_DISP_OVL0>;
9981001
mediatek,larb = <&larb0>;
1002+
mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>;
9991003
};
10001004

10011005
ovl1: ovl@1400d000 {
@@ -1006,6 +1010,7 @@
10061010
clocks = <&mmsys CLK_MM_DISP_OVL1>;
10071011
iommus = <&iommu M4U_PORT_DISP_OVL1>;
10081012
mediatek,larb = <&larb4>;
1013+
mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xd000 0x1000>;
10091014
};
10101015

10111016
rdma0: rdma@1400e000 {
@@ -1016,6 +1021,7 @@
10161021
clocks = <&mmsys CLK_MM_DISP_RDMA0>;
10171022
iommus = <&iommu M4U_PORT_DISP_RDMA0>;
10181023
mediatek,larb = <&larb0>;
1024+
mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>;
10191025
};
10201026

10211027
rdma1: rdma@1400f000 {
@@ -1026,6 +1032,7 @@
10261032
clocks = <&mmsys CLK_MM_DISP_RDMA1>;
10271033
iommus = <&iommu M4U_PORT_DISP_RDMA1>;
10281034
mediatek,larb = <&larb4>;
1035+
mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>;
10291036
};
10301037

10311038
rdma2: rdma@14010000 {
@@ -1036,6 +1043,7 @@
10361043
clocks = <&mmsys CLK_MM_DISP_RDMA2>;
10371044
iommus = <&iommu M4U_PORT_DISP_RDMA2>;
10381045
mediatek,larb = <&larb4>;
1046+
mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>;
10391047
};
10401048

10411049
wdma0: wdma@14011000 {
@@ -1046,6 +1054,7 @@
10461054
clocks = <&mmsys CLK_MM_DISP_WDMA0>;
10471055
iommus = <&iommu M4U_PORT_DISP_WDMA0>;
10481056
mediatek,larb = <&larb0>;
1057+
mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>;
10491058
};
10501059

10511060
wdma1: wdma@14012000 {
@@ -1056,6 +1065,7 @@
10561065
clocks = <&mmsys CLK_MM_DISP_WDMA1>;
10571066
iommus = <&iommu M4U_PORT_DISP_WDMA1>;
10581067
mediatek,larb = <&larb4>;
1068+
mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>;
10591069
};
10601070

10611071
color0: color@14013000 {
@@ -1064,6 +1074,7 @@
10641074
interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_LOW>;
10651075
power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
10661076
clocks = <&mmsys CLK_MM_DISP_COLOR0>;
1077+
mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x3000 0x1000>;
10671078
};
10681079

10691080
color1: color@14014000 {
@@ -1072,6 +1083,7 @@
10721083
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_LOW>;
10731084
power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
10741085
clocks = <&mmsys CLK_MM_DISP_COLOR1>;
1086+
mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x4000 0x1000>;
10751087
};
10761088

10771089
aal@14015000 {
@@ -1080,6 +1092,7 @@
10801092
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_LOW>;
10811093
power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
10821094
clocks = <&mmsys CLK_MM_DISP_AAL>;
1095+
mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x5000 0x1000>;
10831096
};
10841097

10851098
gamma@14016000 {
@@ -1088,6 +1101,7 @@
10881101
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_LOW>;
10891102
power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
10901103
clocks = <&mmsys CLK_MM_DISP_GAMMA>;
1104+
mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x6000 0x1000>;
10911105
};
10921106

10931107
merge@14017000 {
@@ -1193,6 +1207,8 @@
11931207
interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_LOW>;
11941208
power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
11951209
clocks = <&mmsys CLK_MM_MUTEX_32K>;
1210+
mediatek,gce-events = <CMDQ_EVENT_MUTEX0_STREAM_EOF>,
1211+
<CMDQ_EVENT_MUTEX1_STREAM_EOF>;
11961212
};
11971213

11981214
larb0: larb@14021000 {

0 commit comments

Comments
 (0)