|
79 | 79 | #define PCI_DEVICE_ID_INTEL_ADL_14_IMC 0x4650
|
80 | 80 | #define PCI_DEVICE_ID_INTEL_ADL_15_IMC 0x4668
|
81 | 81 | #define PCI_DEVICE_ID_INTEL_ADL_16_IMC 0x4670
|
| 82 | +#define PCI_DEVICE_ID_INTEL_ADL_17_IMC 0x4614 |
| 83 | +#define PCI_DEVICE_ID_INTEL_ADL_18_IMC 0x4617 |
| 84 | +#define PCI_DEVICE_ID_INTEL_ADL_19_IMC 0x4618 |
| 85 | +#define PCI_DEVICE_ID_INTEL_ADL_20_IMC 0x461B |
| 86 | +#define PCI_DEVICE_ID_INTEL_ADL_21_IMC 0x461C |
82 | 87 | #define PCI_DEVICE_ID_INTEL_RPL_1_IMC 0xA700
|
83 | 88 | #define PCI_DEVICE_ID_INTEL_RPL_2_IMC 0xA702
|
84 | 89 | #define PCI_DEVICE_ID_INTEL_RPL_3_IMC 0xA706
|
85 | 90 | #define PCI_DEVICE_ID_INTEL_RPL_4_IMC 0xA709
|
| 91 | +#define PCI_DEVICE_ID_INTEL_RPL_5_IMC 0xA701 |
| 92 | +#define PCI_DEVICE_ID_INTEL_RPL_6_IMC 0xA703 |
| 93 | +#define PCI_DEVICE_ID_INTEL_RPL_7_IMC 0xA704 |
| 94 | +#define PCI_DEVICE_ID_INTEL_RPL_8_IMC 0xA705 |
| 95 | +#define PCI_DEVICE_ID_INTEL_RPL_9_IMC 0xA706 |
| 96 | +#define PCI_DEVICE_ID_INTEL_RPL_10_IMC 0xA707 |
| 97 | +#define PCI_DEVICE_ID_INTEL_RPL_11_IMC 0xA708 |
| 98 | +#define PCI_DEVICE_ID_INTEL_RPL_12_IMC 0xA709 |
| 99 | +#define PCI_DEVICE_ID_INTEL_RPL_13_IMC 0xA70a |
| 100 | +#define PCI_DEVICE_ID_INTEL_RPL_14_IMC 0xA70b |
| 101 | +#define PCI_DEVICE_ID_INTEL_RPL_15_IMC 0xA715 |
| 102 | +#define PCI_DEVICE_ID_INTEL_RPL_16_IMC 0xA716 |
| 103 | +#define PCI_DEVICE_ID_INTEL_RPL_17_IMC 0xA717 |
| 104 | +#define PCI_DEVICE_ID_INTEL_RPL_18_IMC 0xA718 |
| 105 | +#define PCI_DEVICE_ID_INTEL_RPL_19_IMC 0xA719 |
| 106 | +#define PCI_DEVICE_ID_INTEL_RPL_20_IMC 0xA71A |
| 107 | +#define PCI_DEVICE_ID_INTEL_RPL_21_IMC 0xA71B |
| 108 | +#define PCI_DEVICE_ID_INTEL_RPL_22_IMC 0xA71C |
| 109 | +#define PCI_DEVICE_ID_INTEL_RPL_23_IMC 0xA728 |
| 110 | +#define PCI_DEVICE_ID_INTEL_RPL_24_IMC 0xA729 |
| 111 | +#define PCI_DEVICE_ID_INTEL_RPL_25_IMC 0xA72A |
86 | 112 |
|
87 | 113 |
|
88 | 114 | #define IMC_UNCORE_DEV(a) \
|
@@ -1192,10 +1218,36 @@ static const struct pci_device_id tgl_uncore_pci_ids[] = {
|
1192 | 1218 | IMC_UNCORE_DEV(ADL_14),
|
1193 | 1219 | IMC_UNCORE_DEV(ADL_15),
|
1194 | 1220 | IMC_UNCORE_DEV(ADL_16),
|
| 1221 | + IMC_UNCORE_DEV(ADL_17), |
| 1222 | + IMC_UNCORE_DEV(ADL_18), |
| 1223 | + IMC_UNCORE_DEV(ADL_19), |
| 1224 | + IMC_UNCORE_DEV(ADL_20), |
| 1225 | + IMC_UNCORE_DEV(ADL_21), |
1195 | 1226 | IMC_UNCORE_DEV(RPL_1),
|
1196 | 1227 | IMC_UNCORE_DEV(RPL_2),
|
1197 | 1228 | IMC_UNCORE_DEV(RPL_3),
|
1198 | 1229 | IMC_UNCORE_DEV(RPL_4),
|
| 1230 | + IMC_UNCORE_DEV(RPL_5), |
| 1231 | + IMC_UNCORE_DEV(RPL_6), |
| 1232 | + IMC_UNCORE_DEV(RPL_7), |
| 1233 | + IMC_UNCORE_DEV(RPL_8), |
| 1234 | + IMC_UNCORE_DEV(RPL_9), |
| 1235 | + IMC_UNCORE_DEV(RPL_10), |
| 1236 | + IMC_UNCORE_DEV(RPL_11), |
| 1237 | + IMC_UNCORE_DEV(RPL_12), |
| 1238 | + IMC_UNCORE_DEV(RPL_13), |
| 1239 | + IMC_UNCORE_DEV(RPL_14), |
| 1240 | + IMC_UNCORE_DEV(RPL_15), |
| 1241 | + IMC_UNCORE_DEV(RPL_16), |
| 1242 | + IMC_UNCORE_DEV(RPL_17), |
| 1243 | + IMC_UNCORE_DEV(RPL_18), |
| 1244 | + IMC_UNCORE_DEV(RPL_19), |
| 1245 | + IMC_UNCORE_DEV(RPL_20), |
| 1246 | + IMC_UNCORE_DEV(RPL_21), |
| 1247 | + IMC_UNCORE_DEV(RPL_22), |
| 1248 | + IMC_UNCORE_DEV(RPL_23), |
| 1249 | + IMC_UNCORE_DEV(RPL_24), |
| 1250 | + IMC_UNCORE_DEV(RPL_25), |
1199 | 1251 | { /* end: all zeroes */ }
|
1200 | 1252 | };
|
1201 | 1253 |
|
|
0 commit comments