Skip to content

Commit fc22660

Browse files
frestrctmarinas
authored andcommitted
arm64: armv8_deprecated: Fix undef_hook mask for thumb setend
For thumb instructions, call_undef_hook() in traps.c first reads a u16, and if the u16 indicates a T32 instruction (u16 >= 0xe800), a second u16 is read, which then makes up the the lower half-word of a T32 instruction. For T16 instructions, the second u16 is not read, which makes the resulting u32 opcode always have the upper half set to 0. However, having the upper half of instr_mask in the undef_hook set to 0 masks out the upper half of all thumb instructions - both T16 and T32. This results in trapped T32 instructions with the lower half-word equal to the T16 encoding of setend (b650) being matched, even though the upper half-word is not 0000 and thus indicates a T32 opcode. An example of such a T32 instruction is eaa0b650, which should raise a SIGILL since T32 instructions with an eaa prefix are unallocated as per Arm ARM, but instead works as a SETEND because the second half-word is set to b650. This patch fixes the issue by extending instr_mask to include the upper u32 half, which will still match T16 instructions where the upper half is 0, but not T32 instructions. Fixes: 2d888f4 ("arm64: Emulate SETEND for AArch32 tasks") Cc: <[email protected]> # 4.0.x- Reviewed-by: Suzuki K Poulose <[email protected]> Signed-off-by: Fredrik Strupe <[email protected]> Signed-off-by: Catalin Marinas <[email protected]>
1 parent e16e65a commit fc22660

File tree

1 file changed

+1
-1
lines changed

1 file changed

+1
-1
lines changed

arch/arm64/kernel/armv8_deprecated.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -601,7 +601,7 @@ static struct undef_hook setend_hooks[] = {
601601
},
602602
{
603603
/* Thumb mode */
604-
.instr_mask = 0x0000fff7,
604+
.instr_mask = 0xfffffff7,
605605
.instr_val = 0x0000b650,
606606
.pstate_mask = (PSR_AA32_T_BIT | PSR_AA32_MODE_MASK),
607607
.pstate_val = (PSR_AA32_T_BIT | PSR_AA32_MODE_USR),

0 commit comments

Comments
 (0)