Skip to content

Commit 3dbcf39

Browse files
StaticRocketcshilwant
authored andcommitted
fix: remove all non-breaking spaces
Found a lot of non-breaking spaces in places where they were not needed. Replace them with spaces and fix the resulting whitespace errors. Out of curiosity I was scanning the docs for any non-ascii characters to see if there is anything that could be breaking formatting that standard mechanisms wouldn't catch. Found all of this. Assume it was from the initial import from the processor wiki. Signed-off-by: Randolph Sapp <[email protected]>
1 parent f462d72 commit 3dbcf39

File tree

85 files changed

+659
-688
lines changed

Some content is hidden

Large Commits have some content hidden by default. Use the searchbox below for content that may be hidden.

85 files changed

+659
-688
lines changed

source/buildroot/Overview.rst

Lines changed: 5 additions & 5 deletions
Original file line numberDiff line numberDiff line change
@@ -51,14 +51,14 @@ Repository structure
5151
├── external.mk
5252
├── Config.in
5353
├── board
54-
   ├── ti
55-
   │   ├── am62x-sk
56-
   │   ├── common
54+
├── ti
55+
├── am62x-sk
56+
├── common
5757
├── COPYING
5858
├── README.md
5959
├── configs
60-
   ├── ti_release_am62x_sk_defconfig
61-
   └── ti_release_am62x_sk_rt_defconfig
60+
├── ti_release_am62x_sk_defconfig
61+
└── ti_release_am62x_sk_rt_defconfig
6262
6363
:file:`external.desc`: contains name and description of br2-external tree.
6464

source/common/EVM_Hardware_Setup/_66AK2G02_GP_EVM_Hardware_Setup.rst

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -220,7 +220,7 @@ power supply connected to the DC power jack (J3). Internally, +12V input
220220
is converted into required voltage levels using local DC-DC converters
221221

222222
Please note that a power supply is included with the 66AK2GX Evaluation
223-
Module. The power supply has the following specs :
223+
Module. The power supply has the following specs :
224224

225225
- 12V DC output
226226
- 5A output
@@ -234,7 +234,7 @@ Module. The power supply has the following specs :
234234
This section describes the setup to connect to 66AK2GX GP EVM using
235235
Code composer Studio environment and an emulator.
236236

237-
There are two scenarios while connecting to the EVM :
237+
There are two scenarios while connecting to the EVM :
238238

239239
- **Connect to EVM without a SD card boot image to boot the EVM**
240240
- **Connect to EVM after booting an image from the SD card**.
@@ -330,7 +330,7 @@ provided below:
330330
.. rubric:: Connecting to target
331331
:name: connecting-to-target
332332

333-
**Step1 :** Download Code composer Studio v6.1.3 or for CCSv6.1.2 and
333+
**Step1 :** Download Code composer Studio v6.1.3 or for CCSv6.1.2 and
334334
earlier, ensure it contains Keystone device support package version
335335
1.1.5 as described in the how to guide
336336

source/common/EVM_Hardware_Setup/_66AK2G02_ICE_EVM_Hardware_setup.rst

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -136,7 +136,7 @@ CCS Setup
136136
This section describes the setup to connect to 66AK2G02 ICE EVM using
137137
Code composer Studio environment and an emulator.
138138

139-
There are two scenarios while connecting to the EVM :
139+
There are two scenarios while connecting to the EVM :
140140

141141
- **Connect to EVM without a SD card boot image to boot the EVM**
142142
- **Connect to EVM after booting an image from the SD card**.

source/common/EVM_Hardware_Setup/_AM572x_GP_EVM_Hardware_Setup.rst

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -160,7 +160,7 @@ scenario, the SBL component provides the same functionality
160160
.. rubric:: CCS Setup
161161
:name: ccs-setup
162162

163-
There are two scenarios while connecting to the EVM :
163+
There are two scenarios while connecting to the EVM :
164164

165165
- **Connect to EVM without a SD card boot image to boot the EVM**
166166
- **Connect to EVM after booting an image from the SD card**.
@@ -207,7 +207,7 @@ provided below:
207207
.. rubric:: Connecting to target
208208
:name: connecting-to-target
209209

210-
**Step1 :** Download Code composer Studio and AM572x Sitara CSP package
210+
**Step1 :** Download Code composer Studio and AM572x Sitara CSP package
211211
as described in the wiki article mentioned below:
212212

213213
`Install Code composer Studio v6 for
@@ -301,7 +301,7 @@ in the previous section.
301301
CortexA15_0: GEL Output: PHY_STATUSx registers
302302
CortexA15_0: GEL Output: Two EMIFs in interleaved mode - (2GB total)
303303
CortexA15_0: GEL Output: --->>> DDR3 Initialization is DONE! <<<---
304-
CortexA15_0: GEL Output: --->>> AM572x Target Connect Sequence DONE !!!!! <<<---
304+
CortexA15_0: GEL Output: --->>> AM572x Target Connect Sequence DONE !!!!! <<<---
305305
CortexA15_0: GEL Output: --->>> IPU1SS Initialization is in progress ... <<<---
306306
CortexA15_0: GEL Output: --->>> IPU1SS Initialization is DONE! <<<---
307307
CortexA15_0: GEL Output: --->>> IPU2SS Initialization is in progress ... <<<---

source/common/EVM_Hardware_Setup/_AM62Px_EVM_Hardware_Setup.rst

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -4,7 +4,7 @@ AM62Px SK EVM Hardware Setup
44
.. rubric:: Description
55

66
The AM62Px starter kit (SK) evaluation module (EVM) is a stand-alone test and development platform
7-
built around the AM62Px system-on-a-chip (SoC). AM62Px processors are comprised of a quad-core 64-bit
7+
built around the AM62Px system-on-a-chip (SoC). AM62Px processors are comprised of a quad-core 64-bit
88
Arm®-Cortex®-A53 microprocessor, dual-core Arm Cortex-R5F microcontroller (MCU).
99

1010
To know more on how to quickly start Linux on the AM62Px Starter Kit EVM (SK EVM) and run out-of-box demos, you can refer `AM62Px Starter Kit EVM Quick Start Guide. <https://tgrex19.toro.design.ti.com/tirex/explore/node?node=A__AaM8dWF78x986JGiasfPsA__am62px-devtools__FUz-xrs__LATEST>`__

source/common/EVM_Hardware_Setup/_AM62x_EVM_Hardware_Setup.rst

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -4,7 +4,7 @@ AM62x SK EVM Hardware Setup
44
.. rubric:: Description
55

66
The AM62x starter kit (SK) evaluation module (EVM) is a stand-alone test and development platform
7-
built around the AM62x system-on-a-chip (SoC). AM62x processors are comprised of a quad-core 64-bit
7+
built around the AM62x system-on-a-chip (SoC). AM62x processors are comprised of a quad-core 64-bit
88
Arm®-Cortex®-A53 microprocessor, single-core Arm Cortex-R5F microcontroller (MCU) and an Arm
99
Cortex-M4F MCU.
1010

source/common/EVM_Hardware_Setup/_EVMK2H_Hardware_Setup.rst

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -18,7 +18,7 @@ of the emulator daughter card. The driver can be downloaded from here
1818

1919
.. note:: Before testing the usb connection, make sure that the mini-usb cable is plugged into the port on the base board. (and not connected to the daughter card).
2020

21-
After installing the driver and connecting the USB cable, two COM ports
21+
After installing the driver and connecting the USB cable, two COM ports
2222
should be visible in the list of COM ports available to connect to in
2323
the PC Host terminal console. The lower COM port corresponds to the SoC
2424
UART and the higher one corresponds to the MCU UART.
@@ -237,7 +237,7 @@ with the following steps.
237237
#. Select the BMC COM Port (the same COM port used to issue the ver
238238
command earlier), and set the ‘Baud Rate’ to 115200.
239239
#. Set ‘Transfer Size’ to 60, and make sure ‘Disable Auto Baud Support’
240-
is unchecked. 
240+
is unchecked.
241241

242242
.. image:: /images/LMflashProg_Config.png
243243

@@ -652,5 +652,5 @@ Connecting Target...
652652
arm_A15_0: GEL Output: A15 non secure mode entered
653653

654654
Users can now load and run code on the cores by using Run -> Load
655-
Program. Happy Debugging !!
655+
Program. Happy Debugging !!
656656

source/common/EVM_Hardware_Setup/_J722S_EVM_Hardware_Setup.rst

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -4,7 +4,7 @@ J722S EVM Hardware Setup
44
.. rubric:: Description
55

66
The J722S evaluation module (or TDA4VEN and AM67 EVM) is a stand-alone test and development platform
7-
built around the J722S system-on-a-chip (SoC). J722S processors are comprised of a quad-core 64-bit
7+
built around the J722S system-on-a-chip (SoC). J722S processors are comprised of a quad-core 64-bit
88
Arm®-Cortex®-A53 microprocessor, dual-core Arm Cortex-R5F microcontroller (MCU).
99
The EVM gives developers the basic resources needed for most general‐purpose type projects.
1010

source/common/EVM_Hardware_Setup/_OMAPL137_EVM_Hardware_Setup.rst

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -77,7 +77,7 @@ Target Configuration
7777
.. Image:: /images/OMAPL137_targetConfig.png
7878

7979

80-
- Check "OMAPL137" or "C6747" as Device and save. 
80+
- Check "OMAPL137" or "C6747" as Device and save.
8181

8282
.. Tip:: If you don't see "OMAPL137", ensure that you have installed CCS and selected Single Core DSP devices in the installation.
8383

source/common/EVM_Hardware_Setup/_TMDSEVM6657L_EVM_Hardware_Setup.rst

Lines changed: 7 additions & 7 deletions
Original file line numberDiff line numberDiff line change
@@ -57,7 +57,7 @@ The application needs an IP address. It can use either a static IP
5757
address (pre-configured) or it can request one using DHCP. This is
5858
controlled by setting dip switch 2 of SW9.
5959

60-
| User Switch 2 ON : DHCP
60+
| User Switch 2 ON : DHCP
6161
| User Switch 2 OFF: Static IP
6262
6363
.. image:: /images/TMD6678LSW9.png
@@ -95,7 +95,7 @@ Boot Mode Dip Switch Settings
9595

9696
The EVM supports booting image from various devices (EEPROM, NAND or
9797
NOR) via IBL (at I2C address 0x51), I2C EEPROM (at I2C address 0x50),
98-
and ROM Boot modes (such as Ethernet, SRIO, PCIe, SPI etc.) which
98+
and ROM Boot modes (such as Ethernet, SRIO, PCIe, SPI etc.) which
9999
address the boot source directly from the ROM code. Below is the table
100100
showing the boot mode dip switch settings for different boot mode that
101101
the EVM supports:
@@ -106,7 +106,7 @@ the EVM supports:
106106
| | (Pin1, 2, 3, 4, 5, 6, 7, | (Pin1, 2, 3, 4, 5, 6, 7, |
107107
| | 8) | 8) |
108108
+==========================+==========================+==========================+
109-
| IBL NOR boot on image 0 | (off, off, on, off, on, | (on, on, on, off, on, |
109+
| IBL NOR boot on image 0 | (off, off, on, off, on, | (on, on, on, off, on, |
110110
| (default) | on, on, | on, on, on)\ :sup:`4` |
111111
| | on)\ :sup:`1,2,3` | |
112112
+--------------------------+--------------------------+--------------------------+
@@ -145,22 +145,22 @@ the EVM supports:
145145
146146
**Footnotes:**
147147

148-
| 1. Pin 1 of SW3 is the endian pin, by default, it is set to off (Little Endian) 
148+
| 1. Pin 1 of SW3 is the endian pin, by default, it is set to off (Little Endian)
149149
|
150150
151-
| 2. Pin 2-4 of SW3 are the boot mode pins, by default it is set to I2C boot mode (off, on, off)
151+
| 2. Pin 2-4 of SW3 are the boot mode pins, by default it is set to I2C boot mode (off, on, off)
152152
|
153153
154154
| 3. Pin 5-8 of SW3 and pin 1-2 of SW5 are the boot parameter index pins for I2C boot (paramter index 0/1 for NOR boot image 0/1, parameter index 2/3 for NAND boot image 0/1, parameter index 4 for TFTP boot). By default, image 0 is programmed to offset byte address 0x0 on NOR, and 0x20000 (block 1 start address) on NAND, image 1 is programmed to offset byte address 0x4000000 on NAND.
155155
|
156156
157-
| 4. Pin 4 of SW5 is the I2C address pin (off: 0x51, on: 0x50)  for I2C boot mode
157+
| 4. Pin 4 of SW5 is the I2C address pin (off: 0x51, on: 0x50) for I2C boot mode
158158
|
159159
160160
| 5. This will set the board to boot from SRIO boot mode, with reference clock at 250 MHz, data rate at 3.125 GBs, and lane setup 4-1x ports and DSP System PLL at 100 MHz.
161161
|
162162
163-
| 6. This will set the board to boot from Ethernet boot mode, with SerDes clock multiplier x 4, core PLL clock at 100 MHz.
163+
| 6. This will set the board to boot from Ethernet boot mode, with SerDes clock multiplier x 4, core PLL clock at 100 MHz.
164164
|
165165
166166
| 7. This will set the board to boot form PCIE boot mode, with PCIE in end point mode and DSP System PLL at 100 MHz.

0 commit comments

Comments
 (0)