|
20 | 20 | #include <pci.h> |
21 | 21 | #include <dev.h> |
22 | 22 |
|
23 | | -u32 dev_locate(void) |
| 23 | +/* |
| 24 | + * There are only 5 bits (0x00..0x1f) for PCI slot number (see definition of |
| 25 | + * PCI_DEVFN) and we start at 0x18 (DEV_PCI_DEVICE), so there is hard upper |
| 26 | + * limit on how many nodes can exist. |
| 27 | + */ |
| 28 | +#define MAX_CPU_NODES 8 |
| 29 | + |
| 30 | +u32 dev_locate(u8 cpu_node) |
24 | 31 | { |
25 | 32 | return pci_locate(DEV_PCI_BUS, |
26 | | - PCI_DEVFN(DEV_PCI_DEVICE, DEV_PCI_FUNCTION)); |
| 33 | + PCI_DEVFN(DEV_PCI_DEVICE + cpu_node, DEV_PCI_FUNCTION)); |
27 | 34 | } |
28 | 35 |
|
29 | | -u32 dev_read(u32 dev_cap, u32 function, u32 index) |
| 36 | +u32 dev_read(u8 cpu_node, u32 dev_cap, u32 function, u32 index) |
30 | 37 | { |
31 | 38 | u32 value; |
32 | 39 |
|
33 | 40 | pci_write(0, DEV_PCI_BUS, |
34 | | - PCI_DEVFN(DEV_PCI_DEVICE, DEV_PCI_FUNCTION), |
| 41 | + PCI_DEVFN(DEV_PCI_DEVICE + cpu_node, DEV_PCI_FUNCTION), |
35 | 42 | dev_cap + DEV_OP_OFFSET, |
36 | 43 | 4, |
37 | 44 | (u32)(((function & 0xff) << 8) + (index & 0xff))); |
38 | 45 |
|
39 | 46 | pci_read(0, DEV_PCI_BUS, |
40 | | - PCI_DEVFN(DEV_PCI_DEVICE, DEV_PCI_FUNCTION), |
| 47 | + PCI_DEVFN(DEV_PCI_DEVICE + cpu_node, DEV_PCI_FUNCTION), |
41 | 48 | dev_cap + DEV_DATA_OFFSET, |
42 | 49 | 4, &value); |
43 | 50 |
|
44 | 51 | return value; |
45 | 52 | } |
46 | 53 |
|
47 | | -void dev_write(u32 dev, u32 function, u32 index, u32 value) |
| 54 | +void dev_write(u8 cpu_node, u32 dev, u32 function, u32 index, u32 value) |
48 | 55 | { |
49 | 56 | pci_write(0, DEV_PCI_BUS, |
50 | | - PCI_DEVFN(DEV_PCI_DEVICE, DEV_PCI_FUNCTION), |
| 57 | + PCI_DEVFN(DEV_PCI_DEVICE + cpu_node, DEV_PCI_FUNCTION), |
51 | 58 | dev + DEV_OP_OFFSET, |
52 | 59 | 4, |
53 | 60 | (u32)(((function & 0xff) << 8) + (index & 0xff)) ); |
54 | 61 |
|
55 | 62 | pci_write(0, DEV_PCI_BUS, |
56 | | - PCI_DEVFN(DEV_PCI_DEVICE, DEV_PCI_FUNCTION), |
| 63 | + PCI_DEVFN(DEV_PCI_DEVICE + cpu_node, DEV_PCI_FUNCTION), |
57 | 64 | dev + DEV_DATA_OFFSET, |
58 | 65 | 4, value); |
59 | 66 | } |
60 | 67 |
|
61 | | -void dev_disable_sl(u32 dev) |
| 68 | +void dev_disable_sl(u8 cpu_node, u32 dev) |
62 | 69 | { |
63 | | - u32 dev_cr = dev_read(dev, DEV_CR, 0); |
64 | | - dev_write(dev, DEV_CR, 0, dev_cr & ~(DEV_CR_SL_DEV_EN_MASK)); |
| 70 | + u32 dev_cr = dev_read(cpu_node, dev, DEV_CR, 0); |
| 71 | + dev_write(cpu_node, dev, DEV_CR, 0, dev_cr & ~(DEV_CR_SL_DEV_EN_MASK)); |
65 | 72 | } |
66 | 73 |
|
67 | 74 | void disable_memory_protection(void) |
68 | 75 | { |
69 | | - u32 dev_cap, sldev; |
70 | | - |
71 | | - dev_cap = dev_locate(); |
72 | | - if (dev_cap) { |
73 | | - /* Older families with remains of DEV */ |
74 | | - dev_disable_sl(dev_cap); |
75 | | - return; |
76 | | - } |
77 | | - |
78 | | - /* Fam 17h uses different DMA protection control register */ |
79 | | - pci_read(0, MCH_PCI_BUS, |
80 | | - PCI_DEVFN(MCH_PCI_DEVICE, MCH_PCI_FUNCTION), |
81 | | - MEMPROT_CR, 4, &sldev); |
82 | | - pci_write(0, MCH_PCI_BUS, |
83 | | - PCI_DEVFN(MCH_PCI_DEVICE, MCH_PCI_FUNCTION), |
84 | | - MEMPROT_CR, 4, sldev & ~(MEMPROT_EN)); |
| 76 | + u32 dev_cap, sldev, vid_did; |
| 77 | + u8 cpu_node = 0; |
| 78 | + |
| 79 | + dev_cap = dev_locate(cpu_node); |
| 80 | + if (dev_cap) { |
| 81 | + /* Older families with remains of DEV */ |
| 82 | + do { |
| 83 | + dev_disable_sl(cpu_node, dev_cap); |
| 84 | + |
| 85 | + cpu_node++; |
| 86 | + if (cpu_node == MAX_CPU_NODES) |
| 87 | + break; |
| 88 | + |
| 89 | + dev_cap = dev_locate(cpu_node); |
| 90 | + } while (dev_cap); |
| 91 | + return; |
| 92 | + } |
| 93 | + |
| 94 | + /* Fam 17h uses different DMA protection control register */ |
| 95 | + while (cpu_node < MAX_CPU_NODES && |
| 96 | + pci_read(0, MCH_PCI_BUS, |
| 97 | + PCI_DEVFN(MCH_PCI_DEVICE + cpu_node, MCH_PCI_FUNCTION), |
| 98 | + VIDDID, 4, &vid_did) == 0 && |
| 99 | + vid_did != 0xffffffffU) { |
| 100 | + u8 devfn = PCI_DEVFN(MCH_PCI_DEVICE + cpu_node, MCH_PCI_FUNCTION); |
| 101 | + |
| 102 | + pci_read(0, MCH_PCI_BUS, devfn, MEMPROT_CR, 4, &sldev); |
| 103 | + pci_write(0, MCH_PCI_BUS, devfn, MEMPROT_CR, 4, sldev & ~(MEMPROT_EN)); |
| 104 | + |
| 105 | + cpu_node++; |
| 106 | + } |
85 | 107 | } |
86 | 108 |
|
0 commit comments