Skip to content

Commit 45e07e7

Browse files
committed
Fix format
1 parent ad9406e commit 45e07e7

File tree

2 files changed

+5
-3
lines changed

2 files changed

+5
-3
lines changed

llvm/lib/Target/NVPTX/NVPTXLowerArgs.cpp

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -554,7 +554,7 @@ void NVPTXLowerArgs::handleByValParam(const NVPTXTargetMachine &TM,
554554

555555
ArgUseChecker AUC(DL, IsGridConstant);
556556
ArgUseChecker::PtrInfo PI = AUC.visitArgPtr(*Arg);
557-
bool ArgUseIsReadOnly = !(PI.isEscaped() || PI.isAborted());
557+
bool ArgUseIsReadOnly = !(PI.isEscaped() || PI.isAborted());
558558
// Easy case, accessing parameter directly is fine.
559559
if (ArgUseIsReadOnly && AUC.Conditionals.empty()) {
560560
// Convert all loads and intermediate operations to use parameter AS and

llvm/lib/Target/X86/X86ISelLowering.cpp

Lines changed: 4 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -29936,8 +29936,10 @@ static SDValue LowerShift(SDValue Op, const X86Subtarget &Subtarget,
2993629936
SDValue Splat8 = DAG.getSplat(VT16, dl, Cst8);
2993729937
// Thie mask for the high bits is the same as the mask for the low
2993829938
// bits but shifted up by 8.
29939-
SDValue MaskHighBits = DAG.getNode(ISD::SHL, dl, VT16, MaskLowBits, Splat8);
29940-
SDValue Mask = DAG.getNode(ISD::OR, dl, VT16, MaskLowBits, MaskHighBits);
29939+
SDValue MaskHighBits =
29940+
DAG.getNode(ISD::SHL, dl, VT16, MaskLowBits, Splat8);
29941+
SDValue Mask =
29942+
DAG.getNode(ISD::OR, dl, VT16, MaskLowBits, MaskHighBits);
2994129943
// Finally, we mask the shifted vector with the SWAR mask.
2994229944
SDValue Masked = DAG.getNode(ISD::AND, dl, VT16, ShiftedR, Mask);
2994329945
return DAG.getBitcast(VT, Masked);

0 commit comments

Comments
 (0)