File tree Expand file tree Collapse file tree 2 files changed +6
-5
lines changed
projects/ad9081_fmca_ebz/vck190 Expand file tree Collapse file tree 2 files changed +6
-5
lines changed Original file line number Diff line number Diff line change @@ -31,10 +31,11 @@ source $ad_hdl_dir/projects/scripts/adi_board.tcl
3131
3232# make JESD_MODE=64B66B RX_LANE_RATE=24.75 TX_LANE_RATE=24.75 RX_JESD_M=4 RX_JESD_L=4 RX_JESD_S=2 RX_JESD_NP=12 TX_JESD_M=4 TX_JESD_L=4 TX_JESD_S=2 TX_JESD_NP=12
3333
34+ # Limiting the lane rate because of problems at higher speeds
3435adi_project ad9081_fmca_ebz_vck190 0 [list \
3536 JESD_MODE [get_env_param JESD_MODE 64B66B ]\
36- RX_LANE_RATE [get_env_param RX_LANE_RATE 24.75 ] \
37- TX_LANE_RATE [get_env_param TX_LANE_RATE 24.75 ] \
37+ RX_LANE_RATE [get_env_param RX_LANE_RATE 12.375 ] \
38+ TX_LANE_RATE [get_env_param TX_LANE_RATE 12.375 ] \
3839 REF_CLK_RATE [get_env_param REF_CLK_RATE 375 ] \
3940 RX_JESD_M [get_env_param RX_JESD_M 4 ] \
4041 RX_JESD_L [get_env_param RX_JESD_L 4 ] \
Original file line number Diff line number Diff line change 11# Primary clock definitions
2- create_clock -name refclk -period 2.667 [get_ports fpga_refclk_in_p]
2+ create_clock -name refclk -period 2.667 [get_ports fpga_refclk_in_p]
33
44# device clock
5- create_clock -name tx_device_clk -period 2.667 [get_ports clkin6_p]
6- create_clock -name rx_device_clk -period 2.667 [get_ports clkin10_p]
5+ create_clock -name tx_device_clk -period 8.000 [get_ports clkin6_p]
6+ create_clock -name rx_device_clk -period 8.000 [get_ports clkin10_p]
77
88# Constraint SYSREFs
99# Assumption is that REFCLK and SYSREF have similar propagation delay,
You can’t perform that action at this time.
0 commit comments