Skip to content

Commit 4e78521

Browse files
doru1004aokblast
authored andcommitted
[AMDGPU] Precommit test for sinking vector ops PR 162580 (llvm#165050)
Pre-commit test for PR: llvm#162580
1 parent 764d6bf commit 4e78521

File tree

1 file changed

+236
-0
lines changed

1 file changed

+236
-0
lines changed
Lines changed: 236 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,236 @@
1+
; NOTE: Assertions have been autogenerated by utils/update_test_checks.py UTC_ARGS: --version 6
2+
; RUN: opt -S -passes='require<profile-summary>,function(codegenprepare)' -mtriple=amdgcn-amd-amdhsa -mcpu=gfx942 < %s | FileCheck -check-prefix=OPT %s
3+
4+
; testing insert case
5+
define amdgpu_kernel void @runningSum(ptr addrspace(1) %out0, ptr addrspace(1) %out1, i32 %inputElement1, i32 %inputIter) {
6+
; OPT-LABEL: define amdgpu_kernel void @runningSum(
7+
; OPT-SAME: ptr addrspace(1) [[OUT0:%.*]], ptr addrspace(1) [[OUT1:%.*]], i32 [[INPUTELEMENT1:%.*]], i32 [[INPUTITER:%.*]]) #[[ATTR0:[0-9]+]] {
8+
; OPT-NEXT: [[PREHEADER:.*]]:
9+
; OPT-NEXT: [[VECELEMENT1:%.*]] = insertelement <2 x i32> poison, i32 [[INPUTELEMENT1]], i64 0
10+
; OPT-NEXT: [[TMP1:%.*]] = shufflevector <2 x i32> [[VECELEMENT1]], <2 x i32> poison, <2 x i32> zeroinitializer
11+
; OPT-NEXT: br label %[[LOOPBODY:.*]]
12+
; OPT: [[LOOPBODY]]:
13+
; OPT-NEXT: [[PREVIOUSSUM:%.*]] = phi <2 x i32> [ [[TMP1]], %[[PREHEADER]] ], [ [[RUNNINGSUM:%.*]], %[[LOOPBODY]] ]
14+
; OPT-NEXT: [[ITERCOUNT:%.*]] = phi i32 [ [[INPUTITER]], %[[PREHEADER]] ], [ [[ITERSLEFT:%.*]], %[[LOOPBODY]] ]
15+
; OPT-NEXT: [[RUNNINGSUM]] = add <2 x i32> [[TMP1]], [[PREVIOUSSUM]]
16+
; OPT-NEXT: [[ITERSLEFT]] = sub i32 [[ITERCOUNT]], 1
17+
; OPT-NEXT: [[COND:%.*]] = icmp eq i32 [[ITERSLEFT]], 0
18+
; OPT-NEXT: br i1 [[COND]], label %[[LOOPEXIT:.*]], label %[[LOOPBODY]]
19+
; OPT: [[LOOPEXIT]]:
20+
; OPT-NEXT: [[SUMELEMENT0:%.*]] = extractelement <2 x i32> [[RUNNINGSUM]], i64 0
21+
; OPT-NEXT: [[SUMELEMENT1:%.*]] = extractelement <2 x i32> [[RUNNINGSUM]], i64 1
22+
; OPT-NEXT: store i32 [[SUMELEMENT0]], ptr addrspace(1) [[OUT0]], align 4
23+
; OPT-NEXT: store i32 [[SUMELEMENT1]], ptr addrspace(1) [[OUT1]], align 4
24+
; OPT-NEXT: ret void
25+
;
26+
preheader:
27+
%vecElement1 = insertelement <2 x i32> poison, i32 %inputElement1, i64 0
28+
%broadcast1 = shufflevector <2 x i32> %vecElement1, <2 x i32> poison, <2 x i32> zeroinitializer
29+
br label %loopBody
30+
31+
loopBody:
32+
%previousSum = phi <2 x i32> [ %broadcast1, %preheader ], [ %runningSum, %loopBody ]
33+
%iterCount = phi i32 [ %inputIter, %preheader ], [ %itersLeft, %loopBody ]
34+
%runningSum = add <2 x i32> %broadcast1, %previousSum
35+
%itersLeft = sub i32 %iterCount, 1
36+
%cond = icmp eq i32 %itersLeft, 0
37+
br i1 %cond, label %loopExit, label %loopBody
38+
39+
loopExit:
40+
%sumElement0 = extractelement <2 x i32> %runningSum, i64 0
41+
%sumElement1 = extractelement <2 x i32> %runningSum, i64 1
42+
store i32 %sumElement0, ptr addrspace(1) %out0
43+
store i32 %sumElement1, ptr addrspace(1) %out1
44+
ret void
45+
}
46+
47+
; testing extract case with single use - with divergent control flow
48+
; The vector has SINGLE use (extractelement), both sink into if.then
49+
define amdgpu_kernel void @test_sink_extract_single_use_operands(ptr addrspace(1) %out0, <2 x i32> %inputVec, i32 %tid, i32 %cond) {
50+
; OPT-LABEL: define amdgpu_kernel void @test_sink_extract_single_use_operands(
51+
; OPT-SAME: ptr addrspace(1) [[OUT0:%.*]], <2 x i32> [[INPUTVEC:%.*]], i32 [[TID:%.*]], i32 [[COND:%.*]]) #[[ATTR0]] {
52+
; OPT-NEXT: [[ENTRY:.*:]]
53+
; OPT-NEXT: [[RUNNINGSUM:%.*]] = add <2 x i32> [[INPUTVEC]], splat (i32 1)
54+
; OPT-NEXT: [[TMP0:%.*]] = extractelement <2 x i32> [[RUNNINGSUM]], i64 0
55+
; OPT-NEXT: [[CMP:%.*]] = icmp slt i32 [[TID]], [[COND]]
56+
; OPT-NEXT: br i1 [[CMP]], label %[[IF_THEN:.*]], label %[[IF_END:.*]]
57+
; OPT: [[IF_THEN]]:
58+
; OPT-NEXT: [[RESULT:%.*]] = add i32 [[TMP0]], 100
59+
; OPT-NEXT: store i32 [[RESULT]], ptr addrspace(1) [[OUT0]], align 4
60+
; OPT-NEXT: br label %[[IF_END]]
61+
; OPT: [[IF_END]]:
62+
; OPT-NEXT: ret void
63+
;
64+
entry:
65+
%runningSum = add <2 x i32> %inputVec, <i32 1, i32 1>
66+
%sumElement0 = extractelement <2 x i32> %runningSum, i64 0
67+
%cmp = icmp slt i32 %tid, %cond
68+
br i1 %cmp, label %if.then, label %if.end
69+
70+
if.then:
71+
%result = add i32 %sumElement0, 100
72+
store i32 %result, ptr addrspace(1) %out0
73+
br label %if.end
74+
75+
if.end:
76+
ret void
77+
}
78+
79+
; testing extract case - extracting two elements with divergent control flow
80+
; The vector has TWO uses (two extractelements), all sink into if.then
81+
define amdgpu_kernel void @test_sink_extract_operands(ptr addrspace(1) %out0, ptr addrspace(1) %out1, <4 x i32> %input_vec, i32 %tid, i32 %cond) {
82+
; OPT-LABEL: define amdgpu_kernel void @test_sink_extract_operands(
83+
; OPT-SAME: ptr addrspace(1) [[OUT0:%.*]], ptr addrspace(1) [[OUT1:%.*]], <4 x i32> [[INPUT_VEC:%.*]], i32 [[TID:%.*]], i32 [[COND:%.*]]) #[[ATTR0]] {
84+
; OPT-NEXT: [[ENTRY:.*:]]
85+
; OPT-NEXT: [[VEC_FULL:%.*]] = add <4 x i32> [[INPUT_VEC]], <i32 42, i32 43, i32 44, i32 45>
86+
; OPT-NEXT: [[TMP0:%.*]] = extractelement <4 x i32> [[VEC_FULL]], i64 0
87+
; OPT-NEXT: [[TMP1:%.*]] = extractelement <4 x i32> [[VEC_FULL]], i64 1
88+
; OPT-NEXT: [[CMP:%.*]] = icmp slt i32 [[TID]], [[COND]]
89+
; OPT-NEXT: br i1 [[CMP]], label %[[IF_THEN:.*]], label %[[IF_END:.*]]
90+
; OPT: [[IF_THEN]]:
91+
; OPT-NEXT: [[RESULT0:%.*]] = add i32 [[TMP0]], 100
92+
; OPT-NEXT: [[RESULT1:%.*]] = add i32 [[TMP1]], 200
93+
; OPT-NEXT: store i32 [[RESULT0]], ptr addrspace(1) [[OUT0]], align 4
94+
; OPT-NEXT: store i32 [[RESULT1]], ptr addrspace(1) [[OUT1]], align 4
95+
; OPT-NEXT: br label %[[IF_END]]
96+
; OPT: [[IF_END]]:
97+
; OPT-NEXT: ret void
98+
;
99+
entry:
100+
%vec_full = add <4 x i32> %input_vec, <i32 42, i32 43, i32 44, i32 45>
101+
%extract0 = extractelement <4 x i32> %vec_full, i64 0
102+
%extract1 = extractelement <4 x i32> %vec_full, i64 1
103+
%cmp = icmp slt i32 %tid, %cond
104+
br i1 %cmp, label %if.then, label %if.end
105+
106+
if.then:
107+
%result0 = add i32 %extract0, 100
108+
%result1 = add i32 %extract1, 200
109+
store i32 %result0, ptr addrspace(1) %out0
110+
store i32 %result1, ptr addrspace(1) %out1
111+
br label %if.end
112+
113+
if.end:
114+
ret void
115+
}
116+
117+
; testing shuffle case with divergent control flow - shuffles sink into if.then
118+
define amdgpu_kernel void @test_shuffle_insert_subvector(ptr addrspace(1) %ptr, <4 x i16> %vec1, <4 x i16> %vec2, i32 %tid, i32 %cond) {
119+
; OPT-LABEL: define amdgpu_kernel void @test_shuffle_insert_subvector(
120+
; OPT-SAME: ptr addrspace(1) [[PTR:%.*]], <4 x i16> [[VEC1:%.*]], <4 x i16> [[VEC2:%.*]], i32 [[TID:%.*]], i32 [[COND:%.*]]) #[[ATTR0]] {
121+
; OPT-NEXT: [[ENTRY:.*:]]
122+
; OPT-NEXT: [[SHUFFLE:%.*]] = shufflevector <4 x i16> [[VEC1]], <4 x i16> [[VEC2]], <4 x i32> <i32 0, i32 1, i32 4, i32 5>
123+
; OPT-NEXT: [[SHUFFLE2:%.*]] = shufflevector <4 x i16> [[VEC1]], <4 x i16> [[VEC2]], <4 x i32> <i32 2, i32 3, i32 6, i32 7>
124+
; OPT-NEXT: [[SHUFFLE3:%.*]] = shufflevector <4 x i16> [[VEC1]], <4 x i16> poison, <4 x i32> <i32 3, i32 2, i32 1, i32 0>
125+
; OPT-NEXT: [[SHUFFLE4:%.*]] = shufflevector <4 x i16> [[VEC2]], <4 x i16> poison, <4 x i32> <i32 1, i32 0, i32 3, i32 2>
126+
; OPT-NEXT: [[SHUFFLE5:%.*]] = shufflevector <4 x i16> [[SHUFFLE]], <4 x i16> [[SHUFFLE2]], <4 x i32> <i32 0, i32 2, i32 4, i32 6>
127+
; OPT-NEXT: [[CMP:%.*]] = icmp slt i32 [[TID]], [[COND]]
128+
; OPT-NEXT: br i1 [[CMP]], label %[[IF_THEN:.*]], label %[[IF_END:.*]]
129+
; OPT: [[IF_THEN]]:
130+
; OPT-NEXT: [[RESULT_VEC:%.*]] = add <4 x i16> [[SHUFFLE5]], <i16 100, i16 200, i16 300, i16 400>
131+
; OPT-NEXT: [[OTHER_RESULT:%.*]] = mul <4 x i16> [[SHUFFLE3]], splat (i16 2)
132+
; OPT-NEXT: [[MORE_RESULT:%.*]] = sub <4 x i16> [[SHUFFLE4]], splat (i16 5)
133+
; OPT-NEXT: store <4 x i16> [[RESULT_VEC]], ptr addrspace(1) [[PTR]], align 8
134+
; OPT-NEXT: store <4 x i16> [[OTHER_RESULT]], ptr addrspace(1) [[PTR]], align 8
135+
; OPT-NEXT: store <4 x i16> [[MORE_RESULT]], ptr addrspace(1) [[PTR]], align 8
136+
; OPT-NEXT: br label %[[IF_END]]
137+
; OPT: [[IF_END]]:
138+
; OPT-NEXT: ret void
139+
;
140+
entry:
141+
%shuffle = shufflevector <4 x i16> %vec1, <4 x i16> %vec2, <4 x i32> <i32 0, i32 1, i32 4, i32 5>
142+
%shuffle2 = shufflevector <4 x i16> %vec1, <4 x i16> %vec2, <4 x i32> <i32 2, i32 3, i32 6, i32 7>
143+
%shuffle3 = shufflevector <4 x i16> %vec1, <4 x i16> poison, <4 x i32> <i32 3, i32 2, i32 1, i32 0>
144+
%shuffle4 = shufflevector <4 x i16> %vec2, <4 x i16> poison, <4 x i32> <i32 1, i32 0, i32 3, i32 2>
145+
%shuffle5 = shufflevector <4 x i16> %shuffle, <4 x i16> %shuffle2, <4 x i32> <i32 0, i32 2, i32 4, i32 6>
146+
%cmp = icmp slt i32 %tid, %cond
147+
br i1 %cmp, label %if.then, label %if.end
148+
149+
if.then:
150+
%result_vec = add <4 x i16> %shuffle5, <i16 100, i16 200, i16 300, i16 400>
151+
%other_result = mul <4 x i16> %shuffle3, <i16 2, i16 2, i16 2, i16 2>
152+
%more_result = sub <4 x i16> %shuffle4, <i16 5, i16 5, i16 5, i16 5>
153+
store <4 x i16> %result_vec, ptr addrspace(1) %ptr
154+
store <4 x i16> %other_result, ptr addrspace(1) %ptr
155+
store <4 x i16> %more_result, ptr addrspace(1) %ptr
156+
br label %if.end
157+
158+
if.end:
159+
ret void
160+
}
161+
162+
; testing shuffle extract subvector with divergent control flow - shuffles sink into if.then
163+
define amdgpu_kernel void @test_shuffle_extract_subvector(ptr addrspace(1) %ptr, <4 x i16> %input_vec, i32 %tid, i32 %cond) {
164+
; OPT-LABEL: define amdgpu_kernel void @test_shuffle_extract_subvector(
165+
; OPT-SAME: ptr addrspace(1) [[PTR:%.*]], <4 x i16> [[INPUT_VEC:%.*]], i32 [[TID:%.*]], i32 [[COND:%.*]]) #[[ATTR0]] {
166+
; OPT-NEXT: [[ENTRY:.*:]]
167+
; OPT-NEXT: [[SHUFFLE:%.*]] = shufflevector <4 x i16> [[INPUT_VEC]], <4 x i16> poison, <2 x i32> <i32 2, i32 3>
168+
; OPT-NEXT: [[SHUFFLE2:%.*]] = shufflevector <4 x i16> [[INPUT_VEC]], <4 x i16> poison, <2 x i32> <i32 0, i32 1>
169+
; OPT-NEXT: [[SHUFFLE3:%.*]] = shufflevector <4 x i16> [[INPUT_VEC]], <4 x i16> poison, <4 x i32> <i32 3, i32 2, i32 1, i32 0>
170+
; OPT-NEXT: [[CMP:%.*]] = icmp slt i32 [[TID]], [[COND]]
171+
; OPT-NEXT: br i1 [[CMP]], label %[[IF_THEN:.*]], label %[[IF_END:.*]]
172+
; OPT: [[IF_THEN]]:
173+
; OPT-NEXT: [[RESULT_VEC:%.*]] = add <2 x i16> [[SHUFFLE]], <i16 100, i16 200>
174+
; OPT-NEXT: [[RESULT_VEC2:%.*]] = mul <2 x i16> [[SHUFFLE2]], splat (i16 3)
175+
; OPT-NEXT: [[RESULT_VEC3:%.*]] = sub <4 x i16> [[SHUFFLE3]], splat (i16 10)
176+
; OPT-NEXT: store <2 x i16> [[RESULT_VEC]], ptr addrspace(1) [[PTR]], align 4
177+
; OPT-NEXT: store <2 x i16> [[RESULT_VEC2]], ptr addrspace(1) [[PTR]], align 4
178+
; OPT-NEXT: store <4 x i16> [[RESULT_VEC3]], ptr addrspace(1) [[PTR]], align 8
179+
; OPT-NEXT: br label %[[IF_END]]
180+
; OPT: [[IF_END]]:
181+
; OPT-NEXT: ret void
182+
;
183+
entry:
184+
%shuffle = shufflevector <4 x i16> %input_vec, <4 x i16> poison, <2 x i32> <i32 2, i32 3>
185+
%shuffle2 = shufflevector <4 x i16> %input_vec, <4 x i16> poison, <2 x i32> <i32 0, i32 1>
186+
%shuffle3 = shufflevector <4 x i16> %input_vec, <4 x i16> poison, <4 x i32> <i32 3, i32 2, i32 1, i32 0>
187+
%cmp = icmp slt i32 %tid, %cond
188+
br i1 %cmp, label %if.then, label %if.end
189+
190+
if.then:
191+
%result_vec = add <2 x i16> %shuffle, <i16 100, i16 200>
192+
%result_vec2 = mul <2 x i16> %shuffle2, <i16 3, i16 3>
193+
%result_vec3 = sub <4 x i16> %shuffle3, <i16 10, i16 10, i16 10, i16 10>
194+
store <2 x i16> %result_vec, ptr addrspace(1) %ptr
195+
store <2 x i16> %result_vec2, ptr addrspace(1) %ptr
196+
store <4 x i16> %result_vec3, ptr addrspace(1) %ptr
197+
br label %if.end
198+
199+
if.end:
200+
ret void
201+
}
202+
203+
; testing shuffle sink with widening operations and divergent control flow
204+
define amdgpu_kernel void @test_shuffle_sink_operands(ptr addrspace(1) %ptr, <2 x i16> %input_vec, <2 x i16> %input_vec2, i32 %tid, i32 %cond) {
205+
; OPT-LABEL: define amdgpu_kernel void @test_shuffle_sink_operands(
206+
; OPT-SAME: ptr addrspace(1) [[PTR:%.*]], <2 x i16> [[INPUT_VEC:%.*]], <2 x i16> [[INPUT_VEC2:%.*]], i32 [[TID:%.*]], i32 [[COND:%.*]]) #[[ATTR0]] {
207+
; OPT-NEXT: [[ENTRY:.*:]]
208+
; OPT-NEXT: [[SHUFFLE:%.*]] = shufflevector <2 x i16> [[INPUT_VEC]], <2 x i16> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
209+
; OPT-NEXT: [[SHUFFLE2:%.*]] = shufflevector <2 x i16> [[INPUT_VEC2]], <2 x i16> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
210+
; OPT-NEXT: [[CMP:%.*]] = icmp slt i32 [[TID]], [[COND]]
211+
; OPT-NEXT: br i1 [[CMP]], label %[[IF_THEN:.*]], label %[[IF_END:.*]]
212+
; OPT: [[IF_THEN]]:
213+
; OPT-NEXT: [[RESULT_VEC:%.*]] = add <4 x i16> [[SHUFFLE]], <i16 100, i16 200, i16 300, i16 400>
214+
; OPT-NEXT: [[RESULT_VEC2:%.*]] = mul <4 x i16> [[SHUFFLE2]], splat (i16 5)
215+
; OPT-NEXT: store <4 x i16> [[RESULT_VEC]], ptr addrspace(1) [[PTR]], align 8
216+
; OPT-NEXT: store <4 x i16> [[RESULT_VEC2]], ptr addrspace(1) [[PTR]], align 8
217+
; OPT-NEXT: br label %[[IF_END]]
218+
; OPT: [[IF_END]]:
219+
; OPT-NEXT: ret void
220+
;
221+
entry:
222+
%shuffle = shufflevector <2 x i16> %input_vec, <2 x i16> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
223+
%shuffle2 = shufflevector <2 x i16> %input_vec2, <2 x i16> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
224+
%cmp = icmp slt i32 %tid, %cond
225+
br i1 %cmp, label %if.then, label %if.end
226+
227+
if.then:
228+
%result_vec = add <4 x i16> %shuffle, <i16 100, i16 200, i16 300, i16 400>
229+
%result_vec2 = mul <4 x i16> %shuffle2, <i16 5, i16 5, i16 5, i16 5>
230+
store <4 x i16> %result_vec, ptr addrspace(1) %ptr
231+
store <4 x i16> %result_vec2, ptr addrspace(1) %ptr
232+
br label %if.end
233+
234+
if.end:
235+
ret void
236+
}

0 commit comments

Comments
 (0)