|
172 | 172 | #define NRF_FUN_GRTC_CLKOUT_FAST 55U |
173 | 173 | /** GRTC slow clock output */ |
174 | 174 | #define NRF_FUN_GRTC_CLKOUT_32K 56U |
175 | | -/** SDP_MSPI clock pin */ |
176 | | -#define NRF_FUN_SDP_MSPI_SCK 57U |
177 | | -/** SDP_MSPI data pin 0 */ |
178 | | -#define NRF_FUN_SDP_MSPI_DQ0 58U |
179 | | -/** SDP_MSPI data pin 1 */ |
180 | | -#define NRF_FUN_SDP_MSPI_DQ1 59U |
181 | | -/** SDP_MSPI data pin 2 */ |
182 | | -#define NRF_FUN_SDP_MSPI_DQ2 60U |
183 | | -/** SDP_MSPI data pin 3 */ |
184 | | -#define NRF_FUN_SDP_MSPI_DQ3 61U |
185 | | -/** SDP_MSPI data pin 4 */ |
186 | | -#define NRF_FUN_SDP_MSPI_DQ4 62U |
187 | | -/** SDP_MSPI data pin 5 */ |
188 | | -#define NRF_FUN_SDP_MSPI_DQ5 63U |
189 | | -/** SDP_MSPI data pin 6 */ |
190 | | -#define NRF_FUN_SDP_MSPI_DQ6 64U |
191 | | -/** SDP_MSPI data pin 7 */ |
192 | | -#define NRF_FUN_SDP_MSPI_DQ7 65U |
193 | | -/** SDP_MSPI chip select 0 */ |
194 | | -#define NRF_FUN_SDP_MSPI_CS0 66U |
195 | | -/** SDP_MSPI chip select 1 */ |
196 | | -#define NRF_FUN_SDP_MSPI_CS1 67U |
197 | | -/** SDP_MSPI chip select 2 */ |
198 | | -#define NRF_FUN_SDP_MSPI_CS2 68U |
199 | | -/** SDP_MSPI chip select 3 */ |
200 | | -#define NRF_FUN_SDP_MSPI_CS3 69U |
201 | | -/** SDP_MSPI chip select 4 */ |
202 | | -#define NRF_FUN_SDP_MSPI_CS4 70U |
203 | | -/** High-Performance Framework MSPI clock pin */ |
204 | | -#define NRF_FUN_HPF_MSPI_SCK NRF_FUN_SDP_MSPI_SCK |
205 | | -/** High-Performance Framework MSPI data pin 0 */ |
206 | | -#define NRF_FUN_HPF_MSPI_DQ0 NRF_FUN_SDP_MSPI_DQ0 |
207 | | -/** High-Performance Framework MSPI data pin 1 */ |
208 | | -#define NRF_FUN_HPF_MSPI_DQ1 NRF_FUN_SDP_MSPI_DQ1 |
209 | | -/** High-Performance Framework MSPI data pin 2 */ |
210 | | -#define NRF_FUN_HPF_MSPI_DQ2 NRF_FUN_SDP_MSPI_DQ2 |
211 | | -/** High-Performance Framework MSPI data pin 3 */ |
212 | | -#define NRF_FUN_HPF_MSPI_DQ3 NRF_FUN_SDP_MSPI_DQ3 |
213 | | -/** High-Performance Framework MSPI data pin 4 */ |
214 | | -#define NRF_FUN_HPF_MSPI_DQ4 NRF_FUN_SDP_MSPI_DQ4 |
215 | | -/** High-Performance Framework MSPI data pin 5 */ |
216 | | -#define NRF_FUN_HPF_MSPI_DQ5 NRF_FUN_SDP_MSPI_DQ5 |
217 | | -/** High-Performance Framework MSPI data pin 6 */ |
218 | | -#define NRF_FUN_HPF_MSPI_DQ6 NRF_FUN_SDP_MSPI_DQ6 |
219 | | -/** High-Performance Framework MSPI data pin 7 */ |
220 | | -#define NRF_FUN_HPF_MSPI_DQ7 NRF_FUN_SDP_MSPI_DQ7 |
221 | | -/** High-Performance Framework MSPI chip select pin 0 */ |
222 | | -#define NRF_FUN_HPF_MSPI_CS0 NRF_FUN_SDP_MSPI_CS0 |
223 | | -/** High-Performance Framework MSPI chip select pin 1 */ |
224 | | -#define NRF_FUN_HPF_MSPI_CS1 NRF_FUN_SDP_MSPI_CS1 |
225 | | -/** High-Performance Framework MSPI chip select pin 2 */ |
226 | | -#define NRF_FUN_HPF_MSPI_CS2 NRF_FUN_SDP_MSPI_CS2 |
227 | | -/** High-Performance Framework MSPI chip select pin 3 */ |
228 | | -#define NRF_FUN_HPF_MSPI_CS3 NRF_FUN_SDP_MSPI_CS3 |
229 | | -/** High-Performance Framework MSPI chip select pin 4 */ |
230 | | -#define NRF_FUN_HPF_MSPI_CS4 NRF_FUN_SDP_MSPI_CS4 |
231 | 175 | /** TDM SCK in master mode */ |
232 | 176 | #define NRF_FUN_TDM_SCK_M 71U |
233 | 177 | /** TDM SCK in slave mode */ |
|
0 commit comments