Skip to content

Commit da901de

Browse files
karstenkoenigrlubos
authored andcommitted
Revert "[nrf noup] drivers: pinctrl: Add SDP MSPI pin configuration"
This reverts commit 915e81a. Signed-off-by: Karsten Koenig <[email protected]>
1 parent e59ede4 commit da901de

File tree

2 files changed

+0
-88
lines changed

2 files changed

+0
-88
lines changed

drivers/pinctrl/pinctrl_nrf.c

Lines changed: 0 additions & 32 deletions
Original file line numberDiff line numberDiff line change
@@ -201,18 +201,6 @@ static void port_pin_clock_set(uint16_t pin_number, bool enable)
201201

202202
#endif
203203

204-
#if DT_HAS_COMPAT_STATUS_OKAY(nordic_hpf_mspi_controller) || \
205-
defined(CONFIG_MSPI_HPF) || \
206-
DT_ANY_COMPAT_HAS_PROP_STATUS_OKAY(nordic_nrf_vpr_coprocessor, pinctrl_0)
207-
#if defined(CONFIG_SOC_SERIES_NRF54LX)
208-
#define NRF_PSEL_SDP_MSPI(psel) \
209-
nrf_gpio_pin_control_select(psel, NRF_GPIO_PIN_SEL_VPR);
210-
#elif defined(CONFIG_SOC_SERIES_NRF54HX)
211-
/* On nRF54H, pin routing is controlled by secure domain, via UICR. */
212-
#define NRF_PSEL_SDP_MSPI(psel)
213-
#endif
214-
#endif /* DT_HAS_COMPAT_STATUS_OKAY(nordic_hpf_mspi_controller) || ... */
215-
216204
int pinctrl_configure_pins(const pinctrl_soc_pin_t *pins, uint8_t pin_cnt,
217205
uintptr_t reg)
218206
{
@@ -570,26 +558,6 @@ int pinctrl_configure_pins(const pinctrl_soc_pin_t *pins, uint8_t pin_cnt,
570558
input = NRF_GPIO_PIN_INPUT_CONNECT;
571559
break;
572560
#endif /* defined(NRF_PSEL_TWIS) */
573-
#if defined(NRF_PSEL_SDP_MSPI)
574-
case NRF_FUN_SDP_MSPI_CS0:
575-
case NRF_FUN_SDP_MSPI_CS1:
576-
case NRF_FUN_SDP_MSPI_CS2:
577-
case NRF_FUN_SDP_MSPI_CS3:
578-
case NRF_FUN_SDP_MSPI_CS4:
579-
case NRF_FUN_SDP_MSPI_SCK:
580-
case NRF_FUN_SDP_MSPI_DQ0:
581-
case NRF_FUN_SDP_MSPI_DQ1:
582-
case NRF_FUN_SDP_MSPI_DQ2:
583-
case NRF_FUN_SDP_MSPI_DQ3:
584-
case NRF_FUN_SDP_MSPI_DQ4:
585-
case NRF_FUN_SDP_MSPI_DQ5:
586-
case NRF_FUN_SDP_MSPI_DQ6:
587-
case NRF_FUN_SDP_MSPI_DQ7:
588-
NRF_PSEL_SDP_MSPI(psel);
589-
dir = NRF_GPIO_PIN_DIR_OUTPUT;
590-
input = NRF_GPIO_PIN_INPUT_CONNECT;
591-
break;
592-
#endif /* defined(NRF_PSEL_SDP_MSPI) */
593561
default:
594562
return -ENOTSUP;
595563
}

include/zephyr/dt-bindings/pinctrl/nrf-pinctrl.h

Lines changed: 0 additions & 56 deletions
Original file line numberDiff line numberDiff line change
@@ -172,62 +172,6 @@
172172
#define NRF_FUN_GRTC_CLKOUT_FAST 55U
173173
/** GRTC slow clock output */
174174
#define NRF_FUN_GRTC_CLKOUT_32K 56U
175-
/** SDP_MSPI clock pin */
176-
#define NRF_FUN_SDP_MSPI_SCK 57U
177-
/** SDP_MSPI data pin 0 */
178-
#define NRF_FUN_SDP_MSPI_DQ0 58U
179-
/** SDP_MSPI data pin 1 */
180-
#define NRF_FUN_SDP_MSPI_DQ1 59U
181-
/** SDP_MSPI data pin 2 */
182-
#define NRF_FUN_SDP_MSPI_DQ2 60U
183-
/** SDP_MSPI data pin 3 */
184-
#define NRF_FUN_SDP_MSPI_DQ3 61U
185-
/** SDP_MSPI data pin 4 */
186-
#define NRF_FUN_SDP_MSPI_DQ4 62U
187-
/** SDP_MSPI data pin 5 */
188-
#define NRF_FUN_SDP_MSPI_DQ5 63U
189-
/** SDP_MSPI data pin 6 */
190-
#define NRF_FUN_SDP_MSPI_DQ6 64U
191-
/** SDP_MSPI data pin 7 */
192-
#define NRF_FUN_SDP_MSPI_DQ7 65U
193-
/** SDP_MSPI chip select 0 */
194-
#define NRF_FUN_SDP_MSPI_CS0 66U
195-
/** SDP_MSPI chip select 1 */
196-
#define NRF_FUN_SDP_MSPI_CS1 67U
197-
/** SDP_MSPI chip select 2 */
198-
#define NRF_FUN_SDP_MSPI_CS2 68U
199-
/** SDP_MSPI chip select 3 */
200-
#define NRF_FUN_SDP_MSPI_CS3 69U
201-
/** SDP_MSPI chip select 4 */
202-
#define NRF_FUN_SDP_MSPI_CS4 70U
203-
/** High-Performance Framework MSPI clock pin */
204-
#define NRF_FUN_HPF_MSPI_SCK NRF_FUN_SDP_MSPI_SCK
205-
/** High-Performance Framework MSPI data pin 0 */
206-
#define NRF_FUN_HPF_MSPI_DQ0 NRF_FUN_SDP_MSPI_DQ0
207-
/** High-Performance Framework MSPI data pin 1 */
208-
#define NRF_FUN_HPF_MSPI_DQ1 NRF_FUN_SDP_MSPI_DQ1
209-
/** High-Performance Framework MSPI data pin 2 */
210-
#define NRF_FUN_HPF_MSPI_DQ2 NRF_FUN_SDP_MSPI_DQ2
211-
/** High-Performance Framework MSPI data pin 3 */
212-
#define NRF_FUN_HPF_MSPI_DQ3 NRF_FUN_SDP_MSPI_DQ3
213-
/** High-Performance Framework MSPI data pin 4 */
214-
#define NRF_FUN_HPF_MSPI_DQ4 NRF_FUN_SDP_MSPI_DQ4
215-
/** High-Performance Framework MSPI data pin 5 */
216-
#define NRF_FUN_HPF_MSPI_DQ5 NRF_FUN_SDP_MSPI_DQ5
217-
/** High-Performance Framework MSPI data pin 6 */
218-
#define NRF_FUN_HPF_MSPI_DQ6 NRF_FUN_SDP_MSPI_DQ6
219-
/** High-Performance Framework MSPI data pin 7 */
220-
#define NRF_FUN_HPF_MSPI_DQ7 NRF_FUN_SDP_MSPI_DQ7
221-
/** High-Performance Framework MSPI chip select pin 0 */
222-
#define NRF_FUN_HPF_MSPI_CS0 NRF_FUN_SDP_MSPI_CS0
223-
/** High-Performance Framework MSPI chip select pin 1 */
224-
#define NRF_FUN_HPF_MSPI_CS1 NRF_FUN_SDP_MSPI_CS1
225-
/** High-Performance Framework MSPI chip select pin 2 */
226-
#define NRF_FUN_HPF_MSPI_CS2 NRF_FUN_SDP_MSPI_CS2
227-
/** High-Performance Framework MSPI chip select pin 3 */
228-
#define NRF_FUN_HPF_MSPI_CS3 NRF_FUN_SDP_MSPI_CS3
229-
/** High-Performance Framework MSPI chip select pin 4 */
230-
#define NRF_FUN_HPF_MSPI_CS4 NRF_FUN_SDP_MSPI_CS4
231175
/** TDM SCK in master mode */
232176
#define NRF_FUN_TDM_SCK_M 71U
233177
/** TDM SCK in slave mode */

0 commit comments

Comments
 (0)