|
1 | 1 | [ |
2 | 2 | { |
3 | 3 | "BriefDescription": "Counts all microcode FP assists.", |
4 | | - "CollectPEBSRecord": "2", |
5 | | - "Counter": "0,1,2,3,4,5,6,7", |
6 | 4 | "EventCode": "0xc1", |
7 | 5 | "EventName": "ASSISTS.FP", |
8 | | - "PEBScounters": "0,1,2,3,4,5,6,7", |
9 | 6 | "PublicDescription": "Counts all microcode Floating Point assists.", |
10 | 7 | "SampleAfterValue": "100003", |
11 | 8 | "UMask": "0x2" |
12 | 9 | }, |
13 | 10 | { |
14 | 11 | "BriefDescription": "Counts number of SSE/AVX computational 128-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 2 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", |
15 | | - "CollectPEBSRecord": "2", |
16 | | - "Counter": "0,1,2,3,4,5,6,7", |
17 | 12 | "EventCode": "0xc7", |
18 | 13 | "EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_DOUBLE", |
19 | | - "PEBScounters": "0,1,2,3,4,5,6,7", |
20 | 14 | "PublicDescription": "Number of SSE/AVX computational 128-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 2 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", |
21 | 15 | "SampleAfterValue": "100003", |
22 | 16 | "UMask": "0x4" |
23 | 17 | }, |
24 | 18 | { |
25 | 19 | "BriefDescription": "Number of SSE/AVX computational 128-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", |
26 | | - "CollectPEBSRecord": "2", |
27 | | - "Counter": "0,1,2,3,4,5,6,7", |
28 | 20 | "EventCode": "0xc7", |
29 | 21 | "EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_SINGLE", |
30 | | - "PEBScounters": "0,1,2,3,4,5,6,7", |
31 | 22 | "PublicDescription": "Number of SSE/AVX computational 128-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", |
32 | 23 | "SampleAfterValue": "100003", |
33 | 24 | "UMask": "0x8" |
34 | 25 | }, |
35 | 26 | { |
36 | 27 | "BriefDescription": "Counts number of SSE/AVX computational 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", |
37 | | - "CollectPEBSRecord": "2", |
38 | | - "Counter": "0,1,2,3,4,5,6,7", |
39 | 28 | "EventCode": "0xc7", |
40 | 29 | "EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_DOUBLE", |
41 | | - "PEBScounters": "0,1,2,3,4,5,6,7", |
42 | 30 | "PublicDescription": "Number of SSE/AVX computational 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", |
43 | 31 | "SampleAfterValue": "100003", |
44 | 32 | "UMask": "0x10" |
45 | 33 | }, |
46 | 34 | { |
47 | 35 | "BriefDescription": "Counts number of SSE/AVX computational 256-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", |
48 | | - "CollectPEBSRecord": "2", |
49 | | - "Counter": "0,1,2,3,4,5,6,7", |
50 | 36 | "EventCode": "0xc7", |
51 | 37 | "EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_SINGLE", |
52 | | - "PEBScounters": "0,1,2,3,4,5,6,7", |
53 | 38 | "PublicDescription": "Number of SSE/AVX computational 256-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", |
54 | 39 | "SampleAfterValue": "100003", |
55 | 40 | "UMask": "0x20" |
56 | 41 | }, |
57 | 42 | { |
58 | 43 | "BriefDescription": "Counts number of SSE/AVX computational 512-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", |
59 | | - "CollectPEBSRecord": "2", |
60 | | - "Counter": "0,1,2,3,4,5,6,7", |
61 | 44 | "EventCode": "0xc7", |
62 | 45 | "EventName": "FP_ARITH_INST_RETIRED.512B_PACKED_DOUBLE", |
63 | | - "PEBScounters": "0,1,2,3,4,5,6,7", |
64 | 46 | "PublicDescription": "Number of SSE/AVX computational 512-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", |
65 | 47 | "SampleAfterValue": "100003", |
66 | 48 | "UMask": "0x40" |
67 | 49 | }, |
68 | 50 | { |
69 | 51 | "BriefDescription": "Counts number of SSE/AVX computational 512-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 16 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", |
70 | | - "CollectPEBSRecord": "2", |
71 | | - "Counter": "0,1,2,3,4,5,6,7", |
72 | 52 | "EventCode": "0xc7", |
73 | 53 | "EventName": "FP_ARITH_INST_RETIRED.512B_PACKED_SINGLE", |
74 | | - "PEBScounters": "0,1,2,3,4,5,6,7", |
75 | 54 | "PublicDescription": "Number of SSE/AVX computational 512-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 16 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", |
76 | 55 | "SampleAfterValue": "100003", |
77 | 56 | "UMask": "0x80" |
78 | 57 | }, |
79 | 58 | { |
80 | 59 | "BriefDescription": "Counts number of SSE/AVX computational scalar double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", |
81 | | - "CollectPEBSRecord": "2", |
82 | | - "Counter": "0,1,2,3,4,5,6,7", |
83 | 60 | "EventCode": "0xc7", |
84 | 61 | "EventName": "FP_ARITH_INST_RETIRED.SCALAR_DOUBLE", |
85 | | - "PEBScounters": "0,1,2,3,4,5,6,7", |
86 | 62 | "PublicDescription": "Number of SSE/AVX computational scalar double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", |
87 | 63 | "SampleAfterValue": "100003", |
88 | 64 | "UMask": "0x1" |
89 | 65 | }, |
90 | 66 | { |
91 | 67 | "BriefDescription": "Counts number of SSE/AVX computational scalar single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", |
92 | | - "CollectPEBSRecord": "2", |
93 | | - "Counter": "0,1,2,3,4,5,6,7", |
94 | 68 | "EventCode": "0xc7", |
95 | 69 | "EventName": "FP_ARITH_INST_RETIRED.SCALAR_SINGLE", |
96 | | - "PEBScounters": "0,1,2,3,4,5,6,7", |
97 | 70 | "PublicDescription": "Number of SSE/AVX computational scalar single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", |
98 | 71 | "SampleAfterValue": "100003", |
99 | 72 | "UMask": "0x2" |
|
0 commit comments