Skip to content

Commit a7b19c6

Browse files
committed
Merge tag 'perf-urgent-2023-01-12' of git://git.kernel.org/pub/scm/linux/kernel/git/tip/tip
Pull perf events hw enablement from Ingo Molnar: - More hardware-enablement for Intel Meteor Lake & Emerald Rapid systems: pure model ID enumeration additions that do not affect other systems. * tag 'perf-urgent-2023-01-12' of git://git.kernel.org/pub/scm/linux/kernel/git/tip/tip: perf/x86/intel/uncore: Add Emerald Rapids perf/x86/msr: Add Emerald Rapids perf/x86/msr: Add Meteor Lake support perf/x86/cstate: Add Meteor Lake support
2 parents ea66bf8 + 5268a28 commit a7b19c6

File tree

3 files changed

+16
-9
lines changed

3 files changed

+16
-9
lines changed

arch/x86/events/intel/cstate.c

Lines changed: 12 additions & 9 deletions
Original file line numberDiff line numberDiff line change
@@ -41,6 +41,7 @@
4141
* MSR_CORE_C1_RES: CORE C1 Residency Counter
4242
* perf code: 0x00
4343
* Available model: SLM,AMT,GLM,CNL,ICX,TNT,ADL,RPL
44+
* MTL
4445
* Scope: Core (each processor core has a MSR)
4546
* MSR_CORE_C3_RESIDENCY: CORE C3 Residency Counter
4647
* perf code: 0x01
@@ -51,50 +52,50 @@
5152
* perf code: 0x02
5253
* Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW,
5354
* SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX,
54-
* TGL,TNT,RKL,ADL,RPL,SPR
55+
* TGL,TNT,RKL,ADL,RPL,SPR,MTL
5556
* Scope: Core
5657
* MSR_CORE_C7_RESIDENCY: CORE C7 Residency Counter
5758
* perf code: 0x03
5859
* Available model: SNB,IVB,HSW,BDW,SKL,CNL,KBL,CML,
59-
* ICL,TGL,RKL,ADL,RPL
60+
* ICL,TGL,RKL,ADL,RPL,MTL
6061
* Scope: Core
6162
* MSR_PKG_C2_RESIDENCY: Package C2 Residency Counter.
6263
* perf code: 0x00
6364
* Available model: SNB,IVB,HSW,BDW,SKL,KNL,GLM,CNL,
6465
* KBL,CML,ICL,ICX,TGL,TNT,RKL,ADL,
65-
* RPL,SPR
66+
* RPL,SPR,MTL
6667
* Scope: Package (physical package)
6768
* MSR_PKG_C3_RESIDENCY: Package C3 Residency Counter.
6869
* perf code: 0x01
6970
* Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,KNL,
7071
* GLM,CNL,KBL,CML,ICL,TGL,TNT,RKL,
71-
* ADL,RPL
72+
* ADL,RPL,MTL
7273
* Scope: Package (physical package)
7374
* MSR_PKG_C6_RESIDENCY: Package C6 Residency Counter.
7475
* perf code: 0x02
7576
* Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW,
7677
* SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX,
77-
* TGL,TNT,RKL,ADL,RPL,SPR
78+
* TGL,TNT,RKL,ADL,RPL,SPR,MTL
7879
* Scope: Package (physical package)
7980
* MSR_PKG_C7_RESIDENCY: Package C7 Residency Counter.
8081
* perf code: 0x03
8182
* Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,CNL,
82-
* KBL,CML,ICL,TGL,RKL,ADL,RPL
83+
* KBL,CML,ICL,TGL,RKL,ADL,RPL,MTL
8384
* Scope: Package (physical package)
8485
* MSR_PKG_C8_RESIDENCY: Package C8 Residency Counter.
8586
* perf code: 0x04
8687
* Available model: HSW ULT,KBL,CNL,CML,ICL,TGL,RKL,
87-
* ADL,RPL
88+
* ADL,RPL,MTL
8889
* Scope: Package (physical package)
8990
* MSR_PKG_C9_RESIDENCY: Package C9 Residency Counter.
9091
* perf code: 0x05
9192
* Available model: HSW ULT,KBL,CNL,CML,ICL,TGL,RKL,
92-
* ADL,RPL
93+
* ADL,RPL,MTL
9394
* Scope: Package (physical package)
9495
* MSR_PKG_C10_RESIDENCY: Package C10 Residency Counter.
9596
* perf code: 0x06
9697
* Available model: HSW ULT,KBL,GLM,CNL,CML,ICL,TGL,
97-
* TNT,RKL,ADL,RPL
98+
* TNT,RKL,ADL,RPL,MTL
9899
* Scope: Package (physical package)
99100
*
100101
*/
@@ -686,6 +687,8 @@ static const struct x86_cpu_id intel_cstates_match[] __initconst = {
686687
X86_MATCH_INTEL_FAM6_MODEL(RAPTORLAKE, &adl_cstates),
687688
X86_MATCH_INTEL_FAM6_MODEL(RAPTORLAKE_P, &adl_cstates),
688689
X86_MATCH_INTEL_FAM6_MODEL(RAPTORLAKE_S, &adl_cstates),
690+
X86_MATCH_INTEL_FAM6_MODEL(METEORLAKE, &adl_cstates),
691+
X86_MATCH_INTEL_FAM6_MODEL(METEORLAKE_L, &adl_cstates),
689692
{ },
690693
};
691694
MODULE_DEVICE_TABLE(x86cpu, intel_cstates_match);

arch/x86/events/intel/uncore.c

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -1833,6 +1833,7 @@ static const struct x86_cpu_id intel_uncore_match[] __initconst = {
18331833
X86_MATCH_INTEL_FAM6_MODEL(RAPTORLAKE_P, &adl_uncore_init),
18341834
X86_MATCH_INTEL_FAM6_MODEL(RAPTORLAKE_S, &adl_uncore_init),
18351835
X86_MATCH_INTEL_FAM6_MODEL(SAPPHIRERAPIDS_X, &spr_uncore_init),
1836+
X86_MATCH_INTEL_FAM6_MODEL(EMERALDRAPIDS_X, &spr_uncore_init),
18361837
X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_D, &snr_uncore_init),
18371838
{},
18381839
};

arch/x86/events/msr.c

Lines changed: 3 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -69,6 +69,7 @@ static bool test_intel(int idx, void *data)
6969
case INTEL_FAM6_BROADWELL_G:
7070
case INTEL_FAM6_BROADWELL_X:
7171
case INTEL_FAM6_SAPPHIRERAPIDS_X:
72+
case INTEL_FAM6_EMERALDRAPIDS_X:
7273

7374
case INTEL_FAM6_ATOM_SILVERMONT:
7475
case INTEL_FAM6_ATOM_SILVERMONT_D:
@@ -107,6 +108,8 @@ static bool test_intel(int idx, void *data)
107108
case INTEL_FAM6_RAPTORLAKE:
108109
case INTEL_FAM6_RAPTORLAKE_P:
109110
case INTEL_FAM6_RAPTORLAKE_S:
111+
case INTEL_FAM6_METEORLAKE:
112+
case INTEL_FAM6_METEORLAKE_L:
110113
if (idx == PERF_MSR_SMI || idx == PERF_MSR_PPERF)
111114
return true;
112115
break;

0 commit comments

Comments
 (0)