Skip to content

Commit 680e786

Browse files
paulburtontsbogend
authored andcommitted
MIPS: GIC: Generate redirect block accessors
With CM 3.5 the "core-other" register block evolves into the "redirect" register block, which is capable of accessing not only the core local registers of other cores but also the shared/global registers of other clusters. This patch generates accessor functions for shared/global registers accessed via the redirect block, with "redir_" inserted after "gic_" in their names. For example the accessor function: read_gic_config() ...accesses the GIC_CONFIG register of the GIC in the local cluster. With this patch a new function: read_gic_redir_config() ...is added which accesses the GIC_CONFIG register of the GIC in whichever cluster the GCR_CL_REDIRECT register is configured to access. This mirrors the similar redirect block accessors already provided for the CM & CPC. Reviewed-by: Jiaxun Yang <[email protected]> Signed-off-by: Paul Burton <[email protected]> Signed-off-by: Chao-ying Fu <[email protected]> Signed-off-by: Dragan Mladjenovic <[email protected]> Signed-off-by: Aleksandar Rikalo <[email protected]> Signed-off-by: Thomas Bogendoerfer <[email protected]>
1 parent 36675ac commit 680e786

File tree

1 file changed

+34
-16
lines changed

1 file changed

+34
-16
lines changed

arch/mips/include/asm/mips-gic.h

Lines changed: 34 additions & 16 deletions
Original file line numberDiff line numberDiff line change
@@ -28,11 +28,13 @@ extern void __iomem *mips_gic_base;
2828

2929
/* For read-only shared registers */
3030
#define GIC_ACCESSOR_RO(sz, off, name) \
31-
CPS_ACCESSOR_RO(gic, sz, MIPS_GIC_SHARED_OFS + off, name)
31+
CPS_ACCESSOR_RO(gic, sz, MIPS_GIC_SHARED_OFS + off, name) \
32+
CPS_ACCESSOR_RO(gic, sz, MIPS_GIC_REDIR_OFS + off, redir_##name)
3233

3334
/* For read-write shared registers */
3435
#define GIC_ACCESSOR_RW(sz, off, name) \
35-
CPS_ACCESSOR_RW(gic, sz, MIPS_GIC_SHARED_OFS + off, name)
36+
CPS_ACCESSOR_RW(gic, sz, MIPS_GIC_SHARED_OFS + off, name) \
37+
CPS_ACCESSOR_RW(gic, sz, MIPS_GIC_REDIR_OFS + off, redir_##name)
3638

3739
/* For read-only local registers */
3840
#define GIC_VX_ACCESSOR_RO(sz, off, name) \
@@ -45,7 +47,7 @@ extern void __iomem *mips_gic_base;
4547
CPS_ACCESSOR_RW(gic, sz, MIPS_GIC_REDIR_OFS + off, vo_##name)
4648

4749
/* For read-only shared per-interrupt registers */
48-
#define GIC_ACCESSOR_RO_INTR_REG(sz, off, stride, name) \
50+
#define _GIC_ACCESSOR_RO_INTR_REG(sz, off, stride, name) \
4951
static inline void __iomem *addr_gic_##name(unsigned int intr) \
5052
{ \
5153
return mips_gic_base + (off) + (intr * (stride)); \
@@ -58,8 +60,8 @@ static inline unsigned int read_gic_##name(unsigned int intr) \
5860
}
5961

6062
/* For read-write shared per-interrupt registers */
61-
#define GIC_ACCESSOR_RW_INTR_REG(sz, off, stride, name) \
62-
GIC_ACCESSOR_RO_INTR_REG(sz, off, stride, name) \
63+
#define _GIC_ACCESSOR_RW_INTR_REG(sz, off, stride, name) \
64+
_GIC_ACCESSOR_RO_INTR_REG(sz, off, stride, name) \
6365
\
6466
static inline void write_gic_##name(unsigned int intr, \
6567
unsigned int val) \
@@ -68,22 +70,30 @@ static inline void write_gic_##name(unsigned int intr, \
6870
__raw_writel(val, addr_gic_##name(intr)); \
6971
}
7072

73+
#define GIC_ACCESSOR_RO_INTR_REG(sz, off, stride, name) \
74+
_GIC_ACCESSOR_RO_INTR_REG(sz, off, stride, name) \
75+
_GIC_ACCESSOR_RO_INTR_REG(sz, MIPS_GIC_REDIR_OFS + off, stride, redir_##name)
76+
77+
#define GIC_ACCESSOR_RW_INTR_REG(sz, off, stride, name) \
78+
_GIC_ACCESSOR_RW_INTR_REG(sz, off, stride, name) \
79+
_GIC_ACCESSOR_RW_INTR_REG(sz, MIPS_GIC_REDIR_OFS + off, stride, redir_##name)
80+
7181
/* For read-only local per-interrupt registers */
7282
#define GIC_VX_ACCESSOR_RO_INTR_REG(sz, off, stride, name) \
73-
GIC_ACCESSOR_RO_INTR_REG(sz, MIPS_GIC_LOCAL_OFS + off, \
83+
_GIC_ACCESSOR_RO_INTR_REG(sz, MIPS_GIC_LOCAL_OFS + off, \
7484
stride, vl_##name) \
75-
GIC_ACCESSOR_RO_INTR_REG(sz, MIPS_GIC_REDIR_OFS + off, \
85+
_GIC_ACCESSOR_RO_INTR_REG(sz, MIPS_GIC_REDIR_OFS + off, \
7686
stride, vo_##name)
7787

7888
/* For read-write local per-interrupt registers */
7989
#define GIC_VX_ACCESSOR_RW_INTR_REG(sz, off, stride, name) \
80-
GIC_ACCESSOR_RW_INTR_REG(sz, MIPS_GIC_LOCAL_OFS + off, \
90+
_GIC_ACCESSOR_RW_INTR_REG(sz, MIPS_GIC_LOCAL_OFS + off, \
8191
stride, vl_##name) \
82-
GIC_ACCESSOR_RW_INTR_REG(sz, MIPS_GIC_REDIR_OFS + off, \
92+
_GIC_ACCESSOR_RW_INTR_REG(sz, MIPS_GIC_REDIR_OFS + off, \
8393
stride, vo_##name)
8494

8595
/* For read-only shared bit-per-interrupt registers */
86-
#define GIC_ACCESSOR_RO_INTR_BIT(off, name) \
96+
#define _GIC_ACCESSOR_RO_INTR_BIT(off, name) \
8797
static inline void __iomem *addr_gic_##name(void) \
8898
{ \
8999
return mips_gic_base + (off); \
@@ -106,8 +116,8 @@ static inline unsigned int read_gic_##name(unsigned int intr) \
106116
}
107117

108118
/* For read-write shared bit-per-interrupt registers */
109-
#define GIC_ACCESSOR_RW_INTR_BIT(off, name) \
110-
GIC_ACCESSOR_RO_INTR_BIT(off, name) \
119+
#define _GIC_ACCESSOR_RW_INTR_BIT(off, name) \
120+
_GIC_ACCESSOR_RO_INTR_BIT(off, name) \
111121
\
112122
static inline void write_gic_##name(unsigned int intr) \
113123
{ \
@@ -146,6 +156,14 @@ static inline void change_gic_##name(unsigned int intr, \
146156
} \
147157
}
148158

159+
#define GIC_ACCESSOR_RO_INTR_BIT(off, name) \
160+
_GIC_ACCESSOR_RO_INTR_BIT(off, name) \
161+
_GIC_ACCESSOR_RO_INTR_BIT(MIPS_GIC_REDIR_OFS + off, redir_##name)
162+
163+
#define GIC_ACCESSOR_RW_INTR_BIT(off, name) \
164+
_GIC_ACCESSOR_RW_INTR_BIT(off, name) \
165+
_GIC_ACCESSOR_RW_INTR_BIT(MIPS_GIC_REDIR_OFS + off, redir_##name)
166+
149167
/* For read-only local bit-per-interrupt registers */
150168
#define GIC_VX_ACCESSOR_RO_INTR_BIT(sz, off, name) \
151169
GIC_ACCESSOR_RO_INTR_BIT(sz, MIPS_GIC_LOCAL_OFS + off, \
@@ -155,10 +173,10 @@ static inline void change_gic_##name(unsigned int intr, \
155173

156174
/* For read-write local bit-per-interrupt registers */
157175
#define GIC_VX_ACCESSOR_RW_INTR_BIT(sz, off, name) \
158-
GIC_ACCESSOR_RW_INTR_BIT(sz, MIPS_GIC_LOCAL_OFS + off, \
159-
vl_##name) \
160-
GIC_ACCESSOR_RW_INTR_BIT(sz, MIPS_GIC_REDIR_OFS + off, \
161-
vo_##name)
176+
_GIC_ACCESSOR_RW_INTR_BIT(sz, MIPS_GIC_LOCAL_OFS + off, \
177+
vl_##name) \
178+
_GIC_ACCESSOR_RW_INTR_BIT(sz, MIPS_GIC_REDIR_OFS + off, \
179+
vo_##name)
162180

163181
/* GIC_SH_CONFIG - Information about the GIC configuration */
164182
GIC_ACCESSOR_RW(32, 0x000, config)

0 commit comments

Comments
 (0)