Skip to content

Commit 404005d

Browse files
QSchulzlag-linaro
authored andcommitted
dt-bindings: mfd: rk806: Allow to customize PMIC reset mode
The RK806 PMIC allows to configure its reset/restart behavior whenever the PMIC is reset either programmatically or via some external pins (e.g. PWRCTRL or RESETB). The following modes exist: - 0; restart PMU, - 1; reset all power off reset registers and force state to switch to ACTIVE mode, - 2; same as mode 1 and also pull RESETB pin down for 5ms, For example, some hardware may require a full restart (mode 0) in order to function properly as regulators are shortly interrupted in this mode. This is the case for RK3588 Jaguar and RK3588 Tiger which have a companion microcontroller running on an independent power supply and monitoring the PMIC power rail to know the state of the main system. When it detects a restart, it resets its own IPs exposed to the main system as if to simulate its own reset. Failing to perform this fake reset of the microcontroller may break things (e.g. watchdog not automatically disabled, buzzer still running until manually disabled, leftover configuration from previous main system state, etc...). Some other systems may be depending on the power rails to not be interrupted even for a small amount of time[1]. This allows to specify how the PMIC should perform on the hardware level and may differ between hardware designs, so a DT property seems warranted. I unfortunately do not see how this could be made generic enough to make it a non-vendor property. [1] https://lore.kernel.org/linux-rockchip/2577051.irdbgypaU6@workhorse/ Reviewed-by: Krzysztof Kozlowski <[email protected]> Signed-off-by: Quentin Schulz <[email protected]> Reviewed-by: "Rob Herring (Arm)" <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Lee Jones <[email protected]>
1 parent b9ec71f commit 404005d

File tree

1 file changed

+21
-0
lines changed

1 file changed

+21
-0
lines changed

Documentation/devicetree/bindings/mfd/rockchip,rk806.yaml

Lines changed: 21 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -31,6 +31,27 @@ properties:
3131

3232
system-power-controller: true
3333

34+
rockchip,reset-mode:
35+
$ref: /schemas/types.yaml#/definitions/uint32
36+
enum: [0, 1, 2]
37+
description:
38+
Mode to use when a reset of the PMIC is triggered.
39+
40+
The reset can be triggered either programmatically, via one of
41+
the PWRCTRL pins (provided additional configuration) or
42+
asserting RESETB pin low.
43+
44+
The following modes are supported
45+
46+
- 0; restart PMU,
47+
- 1; reset all power off reset registers and force state to
48+
switch to ACTIVE mode,
49+
- 2; same as mode 1 and also pull RESETB pin down for 5ms,
50+
51+
For example, some hardware may require a full restart (mode 0)
52+
in order to function properly as regulators are shortly
53+
interrupted in this mode.
54+
3455
vcc1-supply:
3556
description:
3657
The input supply for dcdc-reg1.

0 commit comments

Comments
 (0)