Skip to content

Commit 817c89a

Browse files
committed
riscv: dts: sophgo: add reset configuration for Sophgo CV1800 series SoC
Add known reset configuration for existed device. Reviewed-by: Alexander Sverdlin <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Inochi Amaoto <[email protected]> Signed-off-by: Chen Wang <[email protected]> Signed-off-by: Chen Wang <[email protected]>
1 parent f5742f6 commit 817c89a

File tree

1 file changed

+18
-0
lines changed

1 file changed

+18
-0
lines changed

arch/riscv/boot/dts/sophgo/cv180x.dtsi

Lines changed: 18 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -36,6 +36,7 @@
3636
reg = <0x3020000 0x1000>;
3737
#address-cells = <1>;
3838
#size-cells = <0>;
39+
resets = <&rst RST_GPIO0>;
3940

4041
porta: gpio-controller@0 {
4142
compatible = "snps,dw-apb-gpio-port";
@@ -54,6 +55,7 @@
5455
reg = <0x3021000 0x1000>;
5556
#address-cells = <1>;
5657
#size-cells = <0>;
58+
resets = <&rst RST_GPIO1>;
5759

5860
portb: gpio-controller@0 {
5961
compatible = "snps,dw-apb-gpio-port";
@@ -72,6 +74,7 @@
7274
reg = <0x3022000 0x1000>;
7375
#address-cells = <1>;
7476
#size-cells = <0>;
77+
resets = <&rst RST_GPIO2>;
7578

7679
portc: gpio-controller@0 {
7780
compatible = "snps,dw-apb-gpio-port";
@@ -90,6 +93,7 @@
9093
reg = <0x3023000 0x1000>;
9194
#address-cells = <1>;
9295
#size-cells = <0>;
96+
resets = <&rst RST_GPIO3>;
9397

9498
portd: gpio-controller@0 {
9599
compatible = "snps,dw-apb-gpio-port";
@@ -133,6 +137,7 @@
133137
clocks = <&clk CLK_I2C>, <&clk CLK_APB_I2C0>;
134138
clock-names = "ref", "pclk";
135139
interrupts = <SOC_PERIPHERAL_IRQ(33) IRQ_TYPE_LEVEL_HIGH>;
140+
resets = <&rst RST_I2C0>;
136141
status = "disabled";
137142
};
138143

@@ -144,6 +149,7 @@
144149
clocks = <&clk CLK_I2C>, <&clk CLK_APB_I2C1>;
145150
clock-names = "ref", "pclk";
146151
interrupts = <SOC_PERIPHERAL_IRQ(34) IRQ_TYPE_LEVEL_HIGH>;
152+
resets = <&rst RST_I2C1>;
147153
status = "disabled";
148154
};
149155

@@ -155,6 +161,7 @@
155161
clocks = <&clk CLK_I2C>, <&clk CLK_APB_I2C2>;
156162
clock-names = "ref", "pclk";
157163
interrupts = <SOC_PERIPHERAL_IRQ(35) IRQ_TYPE_LEVEL_HIGH>;
164+
resets = <&rst RST_I2C2>;
158165
status = "disabled";
159166
};
160167

@@ -166,6 +173,7 @@
166173
clocks = <&clk CLK_I2C>, <&clk CLK_APB_I2C3>;
167174
clock-names = "ref", "pclk";
168175
interrupts = <SOC_PERIPHERAL_IRQ(36) IRQ_TYPE_LEVEL_HIGH>;
176+
resets = <&rst RST_I2C3>;
169177
status = "disabled";
170178
};
171179

@@ -177,6 +185,7 @@
177185
clocks = <&clk CLK_I2C>, <&clk CLK_APB_I2C4>;
178186
clock-names = "ref", "pclk";
179187
interrupts = <SOC_PERIPHERAL_IRQ(37) IRQ_TYPE_LEVEL_HIGH>;
188+
resets = <&rst RST_I2C4>;
180189
status = "disabled";
181190
};
182191

@@ -188,6 +197,7 @@
188197
clock-names = "baudclk", "apb_pclk";
189198
reg-shift = <2>;
190199
reg-io-width = <4>;
200+
resets = <&rst RST_UART0>;
191201
status = "disabled";
192202
};
193203

@@ -199,6 +209,7 @@
199209
clock-names = "baudclk", "apb_pclk";
200210
reg-shift = <2>;
201211
reg-io-width = <4>;
212+
resets = <&rst RST_UART1>;
202213
status = "disabled";
203214
};
204215

@@ -210,6 +221,7 @@
210221
clock-names = "baudclk", "apb_pclk";
211222
reg-shift = <2>;
212223
reg-io-width = <4>;
224+
resets = <&rst RST_UART2>;
213225
status = "disabled";
214226
};
215227

@@ -221,6 +233,7 @@
221233
clock-names = "baudclk", "apb_pclk";
222234
reg-shift = <2>;
223235
reg-io-width = <4>;
236+
resets = <&rst RST_UART3>;
224237
status = "disabled";
225238
};
226239

@@ -232,6 +245,7 @@
232245
clocks = <&clk CLK_SPI>, <&clk CLK_APB_SPI0>;
233246
clock-names = "ssi_clk", "pclk";
234247
interrupts = <SOC_PERIPHERAL_IRQ(38) IRQ_TYPE_LEVEL_HIGH>;
248+
resets = <&rst RST_SPI0>;
235249
status = "disabled";
236250
};
237251

@@ -243,6 +257,7 @@
243257
clocks = <&clk CLK_SPI>, <&clk CLK_APB_SPI1>;
244258
clock-names = "ssi_clk", "pclk";
245259
interrupts = <SOC_PERIPHERAL_IRQ(39) IRQ_TYPE_LEVEL_HIGH>;
260+
resets = <&rst RST_SPI1>;
246261
status = "disabled";
247262
};
248263

@@ -254,6 +269,7 @@
254269
clocks = <&clk CLK_SPI>, <&clk CLK_APB_SPI2>;
255270
clock-names = "ssi_clk", "pclk";
256271
interrupts = <SOC_PERIPHERAL_IRQ(40) IRQ_TYPE_LEVEL_HIGH>;
272+
resets = <&rst RST_SPI2>;
257273
status = "disabled";
258274
};
259275

@@ -265,6 +281,7 @@
265281
clocks = <&clk CLK_SPI>, <&clk CLK_APB_SPI3>;
266282
clock-names = "ssi_clk", "pclk";
267283
interrupts = <SOC_PERIPHERAL_IRQ(41) IRQ_TYPE_LEVEL_HIGH>;
284+
resets = <&rst RST_SPI3>;
268285
status = "disabled";
269286
};
270287

@@ -276,6 +293,7 @@
276293
clock-names = "baudclk", "apb_pclk";
277294
reg-shift = <2>;
278295
reg-io-width = <4>;
296+
resets = <&rst RST_UART4>;
279297
status = "disabled";
280298
};
281299

0 commit comments

Comments
 (0)