|
| 1 | +// SPDX-License-Identifier: GPL-2.0 |
| 2 | + |
| 3 | +/* |
| 4 | + * Hyper-V specific APIC code. |
| 5 | + * |
| 6 | + * Copyright (C) 2018, Microsoft, Inc. |
| 7 | + * |
| 8 | + * Author : K. Y. Srinivasan <[email protected]> |
| 9 | + * |
| 10 | + * This program is free software; you can redistribute it and/or modify it |
| 11 | + * under the terms of the GNU General Public License version 2 as published |
| 12 | + * by the Free Software Foundation. |
| 13 | + * |
| 14 | + * This program is distributed in the hope that it will be useful, but |
| 15 | + * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | + * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or |
| 17 | + * NON INFRINGEMENT. See the GNU General Public License for more |
| 18 | + * details. |
| 19 | + * |
| 20 | + */ |
| 21 | + |
| 22 | +#include <linux/types.h> |
| 23 | +#include <linux/version.h> |
| 24 | +#include <linux/vmalloc.h> |
| 25 | +#include <linux/mm.h> |
| 26 | +#include <linux/clockchips.h> |
| 27 | +#include <linux/hyperv.h> |
| 28 | +#include <linux/slab.h> |
| 29 | +#include <linux/cpuhotplug.h> |
| 30 | +#include <asm/hypervisor.h> |
| 31 | +#include <asm/mshyperv.h> |
| 32 | + |
| 33 | +#ifdef CONFIG_X86_64 |
| 34 | +#if IS_ENABLED(CONFIG_HYPERV) |
| 35 | + |
| 36 | +static u64 hv_apic_icr_read(void) |
| 37 | +{ |
| 38 | + u64 reg_val; |
| 39 | + |
| 40 | + rdmsrl(HV_X64_MSR_ICR, reg_val); |
| 41 | + return reg_val; |
| 42 | +} |
| 43 | + |
| 44 | +static void hv_apic_icr_write(u32 low, u32 id) |
| 45 | +{ |
| 46 | + u64 reg_val; |
| 47 | + |
| 48 | + reg_val = SET_APIC_DEST_FIELD(id); |
| 49 | + reg_val = reg_val << 32; |
| 50 | + reg_val |= low; |
| 51 | + |
| 52 | + wrmsrl(HV_X64_MSR_ICR, reg_val); |
| 53 | +} |
| 54 | + |
| 55 | +static u32 hv_apic_read(u32 reg) |
| 56 | +{ |
| 57 | + u32 reg_val, hi; |
| 58 | + |
| 59 | + switch (reg) { |
| 60 | + case APIC_EOI: |
| 61 | + rdmsr(HV_X64_MSR_EOI, reg_val, hi); |
| 62 | + return reg_val; |
| 63 | + case APIC_TASKPRI: |
| 64 | + rdmsr(HV_X64_MSR_TPR, reg_val, hi); |
| 65 | + return reg_val; |
| 66 | + |
| 67 | + default: |
| 68 | + return native_apic_mem_read(reg); |
| 69 | + } |
| 70 | +} |
| 71 | + |
| 72 | +static void hv_apic_write(u32 reg, u32 val) |
| 73 | +{ |
| 74 | + switch (reg) { |
| 75 | + case APIC_EOI: |
| 76 | + wrmsr(HV_X64_MSR_EOI, val, 0); |
| 77 | + break; |
| 78 | + case APIC_TASKPRI: |
| 79 | + wrmsr(HV_X64_MSR_TPR, val, 0); |
| 80 | + break; |
| 81 | + default: |
| 82 | + native_apic_mem_write(reg, val); |
| 83 | + } |
| 84 | +} |
| 85 | + |
| 86 | +static void hv_apic_eoi_write(u32 reg, u32 val) |
| 87 | +{ |
| 88 | + wrmsr(HV_X64_MSR_EOI, val, 0); |
| 89 | +} |
| 90 | + |
| 91 | +void __init hv_apic_init(void) |
| 92 | +{ |
| 93 | + if (ms_hyperv.hints & HV_X64_APIC_ACCESS_RECOMMENDED) { |
| 94 | + pr_info("Hyper-V: Using MSR based APIC access\n"); |
| 95 | + apic_set_eoi_write(hv_apic_eoi_write); |
| 96 | + apic->read = hv_apic_read; |
| 97 | + apic->write = hv_apic_write; |
| 98 | + apic->icr_write = hv_apic_icr_write; |
| 99 | + apic->icr_read = hv_apic_icr_read; |
| 100 | + } |
| 101 | +} |
| 102 | + |
| 103 | +#endif /* CONFIG_HYPERV */ |
| 104 | +#endif /* CONFIG_X86_64 */ |
0 commit comments