Skip to content

Commit c7d3eae

Browse files
JosephChen2017rkhuangtao
authored andcommitted
clk: rockchip: rk3588: Fix coding style
Use its own RK3588_PLLCON(), maybe RK3399_PLLCON() was brought when copy RK3399 code. Fixes: 58c1fa2 ("clk: rockchip: add pll type for RK3588") Signed-off-by: Joseph Chen <[email protected]> Change-Id: I551c1d39073f2eba4837bd702f9c2172bfecbd65
1 parent 77ac72f commit c7d3eae

File tree

1 file changed

+4
-4
lines changed

1 file changed

+4
-4
lines changed

drivers/clk/rockchip/clk-pll.c

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -1373,22 +1373,22 @@ static int rockchip_rk3588_pll_set_params(struct rockchip_clk_pll *pll,
13731373
/* set pll power down */
13741374
writel(HIWORD_UPDATE(RK3588_PLLCON1_PWRDOWN,
13751375
RK3588_PLLCON1_PWRDOWN, 0),
1376-
pll->reg_base + RK3399_PLLCON(1));
1376+
pll->reg_base + RK3588_PLLCON(1));
13771377

13781378
/* update pll values */
13791379
writel_relaxed(HIWORD_UPDATE(rate->m, RK3588_PLLCON0_M_MASK,
13801380
RK3588_PLLCON0_M_SHIFT),
1381-
pll->reg_base + RK3399_PLLCON(0));
1381+
pll->reg_base + RK3588_PLLCON(0));
13821382

13831383
writel_relaxed(HIWORD_UPDATE(rate->p, RK3588_PLLCON1_P_MASK,
13841384
RK3588_PLLCON1_P_SHIFT) |
13851385
HIWORD_UPDATE(rate->s, RK3588_PLLCON1_S_MASK,
13861386
RK3588_PLLCON1_S_SHIFT),
1387-
pll->reg_base + RK3399_PLLCON(1));
1387+
pll->reg_base + RK3588_PLLCON(1));
13881388

13891389
writel_relaxed(HIWORD_UPDATE(rate->k, RK3588_PLLCON2_K_MASK,
13901390
RK3588_PLLCON2_K_SHIFT),
1391-
pll->reg_base + RK3399_PLLCON(2));
1391+
pll->reg_base + RK3588_PLLCON(2));
13921392

13931393
/* set pll power up */
13941394
writel(HIWORD_UPDATE(0,

0 commit comments

Comments
 (0)