Skip to content

Commit dd6e308

Browse files
authored
Merge pull request #19 from konradybcio/qcm
Add QCM2290 / scuba
2 parents 649e6bc + cf2b67a commit dd6e308

File tree

5 files changed

+655
-1
lines changed

5 files changed

+655
-1
lines changed

meson.build

Lines changed: 3 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -16,6 +16,8 @@ platforms = [
1616
'msm8996',
1717
'msm8998',
1818
'qcs404',
19+
'qcm2290',
20+
'sc7180',
1921
'sc8280xp',
2022
'sdm845',
2123
'sm6115',
@@ -58,4 +60,5 @@ debugcc_srcs += configure_file(
5860

5961
executable('debugcc',
6062
debugcc_srcs,
63+
c_args : '-Wl,-static,-static-libgcc',
6164
install: true)

msm8998.c

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -72,7 +72,8 @@ static struct measure_clk msm8998_clocks[] = {
7272

7373
{ "snoc_clk", &gcc.mux, 0x0 },
7474
{ "cnoc_clk", &gcc.mux, 0xe },
75-
{ "bimc_clk", &gcc.mux, 0x14e },
75+
{ "bimc_clk", &gcc.mux, 0xa9 },
76+
{ "ddrss_gcc_dbg_clk", &gcc.mux, 0x14e },
7677
{ "gcc_mmss_sys_noc_axi_clk", &gcc.mux, 0x1f },
7778
{ "gcc_mmss_noc_cfg_ahb_clk", &gcc.mux, 0x20 },
7879
{ "gcc_usb30_master_clk", &gcc.mux, 0x3e },

qcm2290.c

Lines changed: 240 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,240 @@
1+
// SPDX-License-Identifier: BSD-3-Clause
2+
/* Copyright (c) 2023, Linaro Limited */
3+
4+
#include <sys/mman.h>
5+
#include <err.h>
6+
#include <fcntl.h>
7+
#include <stdio.h>
8+
#include <stdint.h>
9+
#include <stdlib.h>
10+
#include <string.h>
11+
#include <unistd.h>
12+
13+
#include "debugcc.h"
14+
15+
static struct gcc_mux gcc = {
16+
.mux = {
17+
.phys = 0x1400000,
18+
.size = 0x1f0000,
19+
20+
.enable_reg = 0x30004,
21+
.enable_mask = BIT(0),
22+
23+
.mux_reg = 0x62000,
24+
.mux_mask = 0x3ff,
25+
26+
.div_reg = 0x30000,
27+
.div_mask = 0xf,
28+
.div_val = 4,
29+
},
30+
31+
.xo_div4_reg = 0x28008,
32+
.debug_ctl_reg = 0x62038,
33+
.debug_status_reg = 0x6203c,
34+
};
35+
36+
static struct debug_mux disp_cc = {
37+
.phys = 0x5f00000,
38+
.size = 0x20000,
39+
.block_name = "disp",
40+
41+
.measure = measure_leaf,
42+
.parent = &gcc.mux,
43+
.parent_mux_val = 0x41,
44+
45+
.enable_reg = 0x500c,
46+
.enable_mask = BIT(0),
47+
48+
.mux_reg = 0x7000,
49+
.mux_mask = 0xff,
50+
51+
.div_reg = 0x5008,
52+
.div_mask = 0x3,
53+
.div_val = 4,
54+
};
55+
56+
static struct debug_mux gpu_cc = {
57+
.phys = 0x5990000,
58+
.size = 0x9000,
59+
.block_name = "gpu",
60+
61+
.measure = measure_leaf,
62+
.parent = &gcc.mux,
63+
.parent_mux_val = 0xe3,
64+
65+
.enable_reg = 0x1100,
66+
.enable_mask = BIT(0),
67+
68+
.mux_reg = 0x1568,
69+
.mux_mask = 0xff,
70+
71+
.div_reg = 0x10fc,
72+
.div_mask = 0x3,
73+
.div_val = 2,
74+
};
75+
76+
static struct debug_mux mc_cc = {
77+
.phys = 0x447d000, /* 0x447d220 */
78+
.size = 0x1000, /* 0x100 */
79+
.block_name = "mc",
80+
81+
.measure = measure_mccc,
82+
};
83+
84+
static struct debug_mux cpu_cc = {
85+
.phys = 0xf111000,
86+
.size = 0x1000,
87+
.block_name = "cpu",
88+
89+
.measure = measure_leaf,
90+
.parent = &gcc.mux,
91+
.parent_mux_val = 0xab,
92+
93+
.enable_reg = 0x1c,
94+
.enable_mask = BIT(0),
95+
96+
.mux_reg = 0x1c,
97+
.mux_mask = 0x3ff << 8,
98+
.mux_shift = 8,
99+
100+
.div_reg = 0x1c,
101+
.div_mask = 0xf << 28,
102+
.div_shift = 28,
103+
};
104+
105+
static struct measure_clk qcm2290_clocks[] = {
106+
{ "pwrcl_clk", &cpu_cc, 0x0 },
107+
108+
// { "apcs_debug_mux", &gcc.mux, 0xab },
109+
// { "disp_cc_debug_mux", &gcc.mux, 0x41 },
110+
{ "gcc_ahb2phy_csi_clk", &gcc.mux, 0x62 },
111+
{ "gcc_ahb2phy_usb_clk", &gcc.mux, 0x63 },
112+
{ "gcc_bimc_gpu_axi_clk", &gcc.mux, 0x8d },
113+
{ "gcc_boot_rom_ahb_clk", &gcc.mux, 0x75 },
114+
{ "gcc_cam_throttle_nrt_clk", &gcc.mux, 0x4b },
115+
{ "gcc_cam_throttle_rt_clk", &gcc.mux, 0x4a },
116+
{ "gcc_camera_ahb_clk", &gcc.mux, 0x36 },
117+
{ "gcc_camera_xo_clk", &gcc.mux, 0x3e },
118+
{ "gcc_camss_axi_clk", &gcc.mux, 0x120 },
119+
{ "gcc_camss_camnoc_atb_clk", &gcc.mux, 0x122 },
120+
{ "gcc_camss_camnoc_nts_xo_clk", &gcc.mux, 0x123 },
121+
{ "gcc_camss_cci_0_clk", &gcc.mux, 0x11e },
122+
{ "gcc_camss_cphy_0_clk", &gcc.mux, 0x115 },
123+
{ "gcc_camss_cphy_1_clk", &gcc.mux, 0x116 },
124+
{ "gcc_camss_csi0phytimer_clk", &gcc.mux, 0x10b },
125+
{ "gcc_camss_csi1phytimer_clk", &gcc.mux, 0x10c },
126+
{ "gcc_camss_mclk0_clk", &gcc.mux, 0x10d },
127+
{ "gcc_camss_mclk1_clk", &gcc.mux, 0x10e },
128+
{ "gcc_camss_mclk2_clk", &gcc.mux, 0x10f },
129+
{ "gcc_camss_mclk3_clk", &gcc.mux, 0x110 },
130+
{ "gcc_camss_nrt_axi_clk", &gcc.mux, 0x124 },
131+
{ "gcc_camss_ope_ahb_clk", &gcc.mux, 0x11d },
132+
{ "gcc_camss_ope_clk", &gcc.mux, 0x11b },
133+
{ "gcc_camss_rt_axi_clk", &gcc.mux, 0x126 },
134+
{ "gcc_camss_tfe_0_clk", &gcc.mux, 0x111 },
135+
{ "gcc_camss_tfe_0_cphy_rx_clk", &gcc.mux, 0x113 },
136+
{ "gcc_camss_tfe_0_csid_clk", &gcc.mux, 0x117 },
137+
{ "gcc_camss_tfe_1_clk", &gcc.mux, 0x112 },
138+
{ "gcc_camss_tfe_1_cphy_rx_clk", &gcc.mux, 0x114 },
139+
{ "gcc_camss_tfe_1_csid_clk", &gcc.mux, 0x119 },
140+
{ "gcc_camss_top_ahb_clk", &gcc.mux, 0x11f },
141+
{ "gcc_cfg_noc_usb3_prim_axi_clk", &gcc.mux, 0x1c },
142+
{ "gcc_disp_ahb_clk", &gcc.mux, 0x37 },
143+
{ "gcc_disp_gpll0_div_clk_src", &gcc.mux, 0x46 },
144+
{ "gcc_disp_hf_axi_clk", &gcc.mux, 0x3c },
145+
{ "gcc_disp_throttle_core_clk", &gcc.mux, 0x48 },
146+
{ "gcc_disp_xo_clk", &gcc.mux, 0x3f },
147+
{ "gcc_gp1_clk", &gcc.mux, 0xb6 },
148+
{ "gcc_gp2_clk", &gcc.mux, 0xb7 },
149+
{ "gcc_gp3_clk", &gcc.mux, 0xb8 },
150+
{ "gcc_gpu_cfg_ahb_clk", &gcc.mux, 0xe1 },
151+
{ "gcc_gpu_gpll0_clk_src", &gcc.mux, 0xe7 },
152+
{ "gcc_gpu_gpll0_div_clk_src", &gcc.mux, 0xe8 },
153+
{ "gcc_gpu_memnoc_gfx_clk", &gcc.mux, 0xe4 },
154+
{ "gcc_gpu_snoc_dvm_gfx_clk", &gcc.mux, 0xe6 },
155+
{ "gcc_gpu_throttle_core_clk", &gcc.mux, 0xeb },
156+
{ "gcc_pdm2_clk", &gcc.mux, 0x72 },
157+
{ "gcc_pdm_ahb_clk", &gcc.mux, 0x70 },
158+
{ "gcc_pdm_xo4_clk", &gcc.mux, 0x71 },
159+
{ "gcc_pwm0_xo512_clk", &gcc.mux, 0x73 },
160+
{ "gcc_qmip_camera_nrt_ahb_clk", &gcc.mux, 0x39 },
161+
{ "gcc_qmip_camera_rt_ahb_clk", &gcc.mux, 0x47 },
162+
{ "gcc_qmip_disp_ahb_clk", &gcc.mux, 0x3a },
163+
{ "gcc_qmip_gpu_cfg_ahb_clk", &gcc.mux, 0xe9 },
164+
{ "gcc_qmip_video_vcodec_ahb_clk", &gcc.mux, 0x38 },
165+
{ "gcc_qupv3_wrap0_core_2x_clk", &gcc.mux, 0x69 },
166+
{ "gcc_qupv3_wrap0_core_clk", &gcc.mux, 0x68 },
167+
{ "gcc_qupv3_wrap0_s0_clk", &gcc.mux, 0x6a },
168+
{ "gcc_qupv3_wrap0_s1_clk", &gcc.mux, 0x6b },
169+
{ "gcc_qupv3_wrap0_s2_clk", &gcc.mux, 0x6c },
170+
{ "gcc_qupv3_wrap0_s3_clk", &gcc.mux, 0x6d },
171+
{ "gcc_qupv3_wrap0_s4_clk", &gcc.mux, 0x6e },
172+
{ "gcc_qupv3_wrap0_s5_clk", &gcc.mux, 0x6f },
173+
{ "gcc_qupv3_wrap_0_m_ahb_clk", &gcc.mux, 0x66 },
174+
{ "gcc_qupv3_wrap_0_s_ahb_clk", &gcc.mux, 0x67 },
175+
{ "gcc_sdcc1_ahb_clk", &gcc.mux, 0xef },
176+
{ "gcc_sdcc1_apps_clk", &gcc.mux, 0xee },
177+
{ "gcc_sdcc1_ice_core_clk", &gcc.mux, 0xf0 },
178+
{ "gcc_sdcc2_ahb_clk", &gcc.mux, 0x65 },
179+
{ "gcc_sdcc2_apps_clk", &gcc.mux, 0x64 },
180+
{ "gcc_sys_noc_cpuss_ahb_clk", &gcc.mux, 0x9 },
181+
{ "gcc_sys_noc_usb3_prim_axi_clk", &gcc.mux, 0x18 },
182+
{ "gcc_usb30_prim_master_clk", &gcc.mux, 0x5b },
183+
{ "gcc_usb30_prim_mock_utmi_clk", &gcc.mux, 0x5d },
184+
{ "gcc_usb30_prim_sleep_clk", &gcc.mux, 0x5c },
185+
{ "gcc_usb3_prim_phy_com_aux_clk", &gcc.mux, 0x5e },
186+
{ "gcc_usb3_prim_phy_pipe_clk", &gcc.mux, 0x5f },
187+
{ "gcc_vcodec0_axi_clk", &gcc.mux, 0x12c },
188+
{ "gcc_venus_ahb_clk", &gcc.mux, 0x12d },
189+
{ "gcc_venus_ctl_axi_clk", &gcc.mux, 0x12b },
190+
{ "gcc_video_ahb_clk", &gcc.mux, 0x35 },
191+
{ "gcc_video_axi0_clk", &gcc.mux, 0x3b },
192+
{ "gcc_video_throttle_core_clk", &gcc.mux, 0x49 },
193+
{ "gcc_video_vcodec0_sys_clk", &gcc.mux, 0x129 },
194+
{ "gcc_video_venus_ctl_clk", &gcc.mux, 0x127 },
195+
{ "gcc_video_xo_clk", &gcc.mux, 0x3d },
196+
// { "gpu_cc_debug_mux", &gcc.mux, 0xe3 },
197+
// { "mc_cc_debug_mux", &gcc.mux, 0x9b },
198+
{ "measure_only_cnoc_clk", &gcc.mux, 0x19 },
199+
{ "measure_only_ipa_2x_clk", &gcc.mux, 0xc2 },
200+
{ "measure_only_snoc_clk", &gcc.mux, 0x7 },
201+
{ "measure_only_qpic_clk", &gcc.mux, 0x9c },
202+
{ "measure_only_qpic_ahb_clk", &gcc.mux, 0x9e },
203+
{ "measure_only_hwkm_km_core_clk", &gcc.mux, 0xa0 },
204+
{ "measure_only_hwkm_ahb_clk", &gcc.mux, 0xa2 },
205+
{ "measure_only_pka_core_clk", &gcc.mux, 0xa3 },
206+
{ "measure_only_pka_ahb_clk", &gcc.mux, 0xa4 },
207+
{ "measure_only_cpuss_gnoc_clk", &gcc.mux, 0xa6 },
208+
209+
{ "disp_cc_mdss_ahb_clk", &disp_cc, 0x1a },
210+
{ "disp_cc_mdss_byte0_clk", &disp_cc, 0x11 },
211+
{ "disp_cc_mdss_byte0_intf_clk", &disp_cc, 0x12 },
212+
{ "disp_cc_mdss_esc0_clk", &disp_cc, 0x13 },
213+
{ "disp_cc_mdss_mdp_clk", &disp_cc, 0xe },
214+
{ "disp_cc_mdss_mdp_lut_clk", &disp_cc, 0xf },
215+
{ "disp_cc_mdss_non_gdsc_ahb_clk", &disp_cc, 0x1b },
216+
{ "disp_cc_mdss_pclk0_clk", &disp_cc, 0xd },
217+
{ "disp_cc_mdss_vsync_clk", &disp_cc, 0x10 },
218+
{ "disp_cc_sleep_clk", &disp_cc, 0x24 },
219+
{ "disp_cc_xo_clk", &disp_cc, 0x23 },
220+
221+
{ "gpu_cc_ahb_clk", &gpu_cc, 0x10 },
222+
{ "gpu_cc_crc_ahb_clk", &gpu_cc, 0x11 },
223+
{ "gpu_cc_cx_gfx3d_clk", &gpu_cc, 0x1a },
224+
{ "gpu_cc_cx_gmu_clk", &gpu_cc, 0x18 },
225+
{ "gpu_cc_cx_snoc_dvm_clk", &gpu_cc, 0x15 },
226+
{ "gpu_cc_cxo_aon_clk", &gpu_cc, 0xa },
227+
{ "gpu_cc_cxo_clk", &gpu_cc, 0x19 },
228+
{ "gpu_cc_gx_cxo_clk", &gpu_cc, 0xe },
229+
{ "gpu_cc_gx_gfx3d_clk", &gpu_cc, 0xb },
230+
{ "gpu_cc_sleep_clk", &gpu_cc, 0x16 },
231+
232+
{ "mccc_clk", &mc_cc, 0x220 },
233+
234+
{}
235+
};
236+
237+
struct debugcc_platform qcm2290_debugcc = {
238+
"qcm2290",
239+
qcm2290_clocks,
240+
};

0 commit comments

Comments
 (0)