Skip to content

Commit 14c8e0a

Browse files
committed
[AMDGPU] Add regbankselect rules for G_FSHR
1 parent 77cd34e commit 14c8e0a

File tree

2 files changed

+34
-0
lines changed

2 files changed

+34
-0
lines changed

llvm/lib/Target/AMDGPU/AMDGPURegBankLegalizeRules.cpp

Lines changed: 4 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -526,6 +526,10 @@ RegBankLegalizeRules::RegBankLegalizeRules(const GCNSubtarget &_ST,
526526
.Div(S32, {{Vgpr32}, {Vgpr32, Vgpr32}})
527527
.Div(S64, {{Vgpr64}, {Vgpr64, Vgpr32}});
528528

529+
addRulesForGOpcs({G_FSHR}, Standard)
530+
.Uni(S32, {{UniInVgprS32}, {Vgpr32, Vgpr32, Vgpr32}})
531+
.Div(S32, {{Vgpr32}, {Vgpr32, Vgpr32, Vgpr32}});
532+
529533
addRulesForGOpcs({G_FRAME_INDEX}).Any({{UniP5, _}, {{SgprP5}, {None}}});
530534

531535
addRulesForGOpcs({G_UBFX, G_SBFX}, Standard)
Lines changed: 30 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,30 @@
1+
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 6
2+
; RUN: llc -global-isel -new-reg-bank-select -mtriple=amdgcn-amd-amdpal -mcpu=gfx1200 < %s | FileCheck %s
3+
4+
define amdgpu_ps void @uniform_fshr_i32(i32 inreg %lhs, i32 inreg %rhs, i32 inreg %amt, ptr %resptr) {
5+
; CHECK-LABEL: uniform_fshr_i32:
6+
; CHECK: ; %bb.0:
7+
; CHECK-NEXT: v_mov_b32_e32 v2, s2
8+
; CHECK-NEXT: s_delay_alu instid0(VALU_DEP_1)
9+
; CHECK-NEXT: v_alignbit_b32 v2, s0, s1, v2
10+
; CHECK-NEXT: flat_store_b32 v[0:1], v2
11+
; CHECK-NEXT: s_endpgm
12+
%vres = call i32 @llvm.fshr.i32(i32 %lhs, i32 %rhs, i32 %amt)
13+
store i32 %vres, ptr %resptr
14+
ret void
15+
}
16+
17+
declare i32 @llvm.amdgcn.readfirstlane.i32(i32)
18+
19+
define amdgpu_ps void @divergent_fshr_i32(i32 %lhs, i32 %rhs, i32 %amt, ptr %resptr) {
20+
; CHECK-LABEL: divergent_fshr_i32:
21+
; CHECK: ; %bb.0:
22+
; CHECK-NEXT: v_alignbit_b32 v0, v0, v1, v2
23+
; CHECK-NEXT: flat_store_b32 v[3:4], v0
24+
; CHECK-NEXT: s_endpgm
25+
%result = call i32 @llvm.fshr.i32(i32 %lhs, i32 %rhs, i32 %amt)
26+
store i32 %result, ptr %resptr
27+
ret void
28+
}
29+
30+
declare i32 @llvm.fshr.i32(i32, i32, i32)

0 commit comments

Comments
 (0)