@@ -10680,19 +10680,48 @@ SDValue SITargetLowering::LowerFDIV16(SDValue Op, SelectionDAG &DAG) const {
1068010680 return FastLowered;
1068110681
1068210682 SDLoc SL(Op);
10683- SDValue Src0 = Op.getOperand(0);
10684- SDValue Src1 = Op.getOperand(1);
10685-
10686- SDValue CvtSrc0 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src0);
10687- SDValue CvtSrc1 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src1);
10688-
10689- SDValue RcpSrc1 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, CvtSrc1);
10690- SDValue Quot = DAG.getNode(ISD::FMUL, SL, MVT::f32, CvtSrc0, RcpSrc1);
10691-
10692- SDValue FPRoundFlag = DAG.getTargetConstant(0, SL, MVT::i32);
10693- SDValue BestQuot = DAG.getNode(ISD::FP_ROUND, SL, MVT::f16, Quot, FPRoundFlag);
10683+ SDValue LHS = Op.getOperand(0);
10684+ SDValue RHS = Op.getOperand(1);
1069410685
10695- return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f16, BestQuot, Src1, Src0);
10686+ // a32.u = opx(V_CVT_F32_F16, a.u); // CVT to F32
10687+ // b32.u = opx(V_CVT_F32_F16, b.u); // CVT to F32
10688+ // r32.u = opx(V_RCP_F32, b32.u); // rcp = 1 / d
10689+ // q32.u = opx(V_MUL_F32, a32.u, r32.u); // q = n * rcp
10690+ // e32.u = opx(V_MAD_F32, (b32.u^_neg32), q32.u, a32.u); // err = -d * q + n
10691+ // q32.u = opx(V_MAD_F32, e32.u, r32.u, q32.u); // q = n * rcp
10692+ // e32.u = opx(V_MAD_F32, (b32.u^_neg32), q32.u, a32.u); // err = -d * q + n
10693+ // tmp.u = opx(V_MUL_F32, e32.u, r32.u);
10694+ // tmp.u = opx(V_AND_B32, tmp.u, 0xff800000)
10695+ // q32.u = opx(V_ADD_F32, tmp.u, q32.u);
10696+ // q16.u = opx(V_CVT_F16_F32, q32.u);
10697+ // q16.u = opx(V_DIV_FIXUP_F16, q16.u, b.u, a.u); // q = touchup(q, d, n)
10698+
10699+ // We will use ISD::FMA on targets that don't support ISD::FMAD.
10700+ unsigned FMADOpCode =
10701+ isOperationLegal(ISD::FMAD, MVT::f32) ? ISD::FMAD : ISD::FMA;
10702+
10703+ SDValue LHSExt = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, LHS);
10704+ SDValue RHSExt = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, RHS);
10705+ SDValue NegRHSExt = DAG.getNode(ISD::FNEG, SL, MVT::f32, RHSExt);
10706+ SDValue Rcp =
10707+ DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, RHSExt, Op->getFlags());
10708+ SDValue Quot =
10709+ DAG.getNode(ISD::FMUL, SL, MVT::f32, LHSExt, Rcp, Op->getFlags());
10710+ SDValue Err = DAG.getNode(FMADOpCode, SL, MVT::f32, NegRHSExt, Quot, LHSExt,
10711+ Op->getFlags());
10712+ Quot = DAG.getNode(FMADOpCode, SL, MVT::f32, Err, Rcp, Quot, Op->getFlags());
10713+ Err = DAG.getNode(FMADOpCode, SL, MVT::f32, NegRHSExt, Quot, LHSExt,
10714+ Op->getFlags());
10715+ SDValue Tmp = DAG.getNode(ISD::FMUL, SL, MVT::f32, Err, Rcp, Op->getFlags());
10716+ SDValue TmpCast = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Tmp);
10717+ TmpCast = DAG.getNode(ISD::AND, SL, MVT::i32, TmpCast,
10718+ DAG.getConstant(0xff800000, SL, MVT::i32));
10719+ Tmp = DAG.getNode(ISD::BITCAST, SL, MVT::f32, TmpCast);
10720+ Quot = DAG.getNode(ISD::FADD, SL, MVT::f32, Tmp, Quot, Op->getFlags());
10721+ SDValue RDst = DAG.getNode(ISD::FP_ROUND, SL, MVT::f16, Quot,
10722+ DAG.getConstant(0, SL, MVT::i32));
10723+ return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f16, RDst, RHS, LHS,
10724+ Op->getFlags());
1069610725}
1069710726
1069810727// Faster 2.5 ULP division that does not support denormals.
0 commit comments