@@ -105,3 +105,33 @@ body: |
105105 %3:vr = COPY %0
106106 ...
107107---
108+ name : diff_regclass
109+ body : |
110+ bb.0.entry:
111+ liveins: $v8
112+ ; CHECK-LABEL: name: diff_regclass
113+ ; CHECK: liveins: $v8
114+ ; CHECK-NEXT: {{ $}}
115+ ; CHECK-NEXT: [[PseudoVMV_V_I_MF2_:%[0-9]+]]:vrnov0 = PseudoVMV_V_I_MF2 $noreg, 0, 0, 5 /* e32 */, 1 /* ta, mu */
116+ ; CHECK-NEXT: [[COPY:%[0-9]+]]:vmv0 = COPY $v8
117+ ; CHECK-NEXT: [[PseudoVADD_VV_M1_MASK:%[0-9]+]]:vrnov0 = PseudoVADD_VV_M1_MASK [[PseudoVMV_V_I_MF2_]], $noreg, $noreg, [[COPY]], 0, 5 /* e32 */, 0 /* tu, mu */
118+ %0:vr = PseudoVMV_V_I_MF2 $noreg, 0, -1, 5 /* e32 */, 0 /* tu, mu */
119+ %1:vrnov0 = PseudoVMV_V_V_MF2 $noreg, %0, 0, 5 /* e32 */, 0 /* tu, mu */
120+ %2:vmv0 = COPY $v8
121+ %3:vrnov0 = PseudoVADD_VV_M1_MASK %1, $noreg, $noreg, %2, 0, 5 /* e32 */, 0 /* tu, mu */
122+ ...
123+ ---
124+ name : diff_regclass_passthru
125+ body : |
126+ bb.0.entry:
127+ liveins: $v8
128+ ; CHECK-LABEL: name: diff_regclass_passthru
129+ ; CHECK: liveins: $v8
130+ ; CHECK-NEXT: {{ $}}
131+ ; CHECK-NEXT: [[PseudoVMV_V_I_MF2_:%[0-9]+]]:vrnov0 = PseudoVMV_V_I_MF2 $noreg, 0, 0, 5 /* e32 */, 1 /* ta, mu */
132+ ; CHECK-NEXT: [[COPY:%[0-9]+]]:vmv0 = COPY $v8
133+ ; CHECK-NEXT: [[PseudoVLSE32_V_MF2_MASK:%[0-9]+]]:vrnov0 = PseudoVLSE32_V_MF2_MASK [[PseudoVMV_V_I_MF2_]], $noreg, $noreg, [[COPY]], 0, 5 /* e32 */, 0 /* tu, mu */ :: (load unknown-size, align 4)
134+ %2:vr = PseudoVMV_V_I_MF2 $noreg, 0, -1, 5 /* e32 */, 0 /* tu, mu */
135+ %3:vrnov0 = PseudoVMV_V_V_MF2 $noreg, %2, 0, 5 /* e32 */, 0 /* tu, mu */
136+ %7:vmv0 = COPY $v8
137+ %6:vrnov0 = PseudoVLSE32_V_MF2_MASK %3, $noreg, $noreg, %7, 0, 5 /* e32 */, 0 /* tu, mu */ :: (load unknown-size, align 4)
0 commit comments